# **PCA9451A**

## Power management IC for i.MX 93x application processor

Rev. 2.0 — 17 April 2023

Product data sheet

## 1 General description

The PCA9451A is a single chip Power Management IC (PMIC) designed to support i.MX 93x family processor in both 1 cell Li-lon and Li-polymer battery portable application and 5 V adapter non-portable applications.

The device provides six high efficiency step-down regulators, three LDOs, one 400 mA load switch, 2-channel level translator and 32.768 kHz crystal oscillator driver. Three buck regulators support Dynamic Voltage Scaling (DVS)<sup>1</sup> along with programmable ramping up and down time. The buck regulators support remote sense to compensate IR drop to load from buck regulator, allowing better performance to meet the demand for accuracy in critical supply rails. This device is characterized across -40 °C to 105 °C ambient temperature range, making it a good option for the industrial, extended-industrial, and consumer markets.

The six step-down regulators are designed to providing power for i.MX 93x application processor and the associated DRAM memory. The LDO1 features very low quiescent current to provide power for Secure Non-Volatile Storage (SNVS) since this LDO is always ON when input voltage is valid. Low quiesce (Low IQ) is important in low voltage systems since it enables longer battery life without sacrificing performance.

The PCA9451A also integrates a 2-bit logic translator, dual supply translating transceiver with auto direction sensing, enabling bidirectional voltage level translation. It can be used as I<sup>2</sup>C level translator. PCA9451A also includes a 400 mA load switch supplying 3.3 V power supply to SD card, which has an internal discharge resistor, used to discharge the electric charge stored in the output when the equipment is turned off, for safety reasons.

The PCA9451A is offered in an industrial friendly 56-pin HVQFN package, 7 mm x 7 mm, 0.4 mm pitch.

## 2 Features and benefits

- Six high-efficiency step down regulators
  - One 4 A dual phase buck regulator with DVS feature and remote sense
  - One 2 A buck regulator with DVS feature and remote sense
  - One 3 A buck regulator
  - One 2 A buck regulator
  - One 1.5 A buck regulator
- · Three linear regulators
  - One Low IQ 10 mA LDO
  - One 150 mA LDO
  - One 200 mA LDO
- 400 mA load switch with a built-in active discharge resistor
- 32.768 kHz crystal oscillator driver and buffer output
- · Two channel logic level translator
- Power control IO
  - Power ON/OFF control

<sup>1</sup> To reduce overall power consumption, processor core voltages can vary depending on the mode or activity level of the processor. DVS is used to support such voltage variation requirements by dynamically changing the output voltage of the regulator.



Power management IC for i.MX 93x application processor

- Standby/Run mode control
- Fm+ 1 MHz I<sup>2</sup>C interface
- ESD protection
  - Human Body Model (HBM): +/- 2000 V
  - Charged Device Model (CDM): +/-500 V
- 7 mm x 7 mm, 56 pin HVQFN with 0.4 mm pitch

# 3 Applications

- IoT devices
- Tablet
- Electronic Point of Sale (ePOS)
- · Industrial application
- Monitoring system
- Infotainment

## 4 Ordering information

#### Table 1. Ordering information

| Type number | Topside  | AP platform  | Package |                                                                                                                |          |  |
|-------------|----------|--------------|---------|----------------------------------------------------------------------------------------------------------------|----------|--|
| Type number | marking  | AF plationii | Name    | Description                                                                                                    | Version  |  |
| PCA9451AHN  | PCA9451A | i.MX 93x     |         | thermal enhanced very thin quad flat package; no leads; 56 terminals; 0.4 mm pitch, 7 mm x 7 mm x 0.85 mm body | SOT949-6 |  |

## 4.1 Ordering options

#### Table 2. Ordering options

| Type number | Orderable part number | Package | Packing method | Minimum order quantity | Ambient<br>Temperature range |
|-------------|-----------------------|---------|----------------|------------------------|------------------------------|
| PCA9451AHN  | PCA9451AHNY           | HVQFN56 | REEL 13" Q1 DP | 2000                   | -40 °C to +105 °C            |

Power management IC for i.MX 93x application processor

## 5 Block diagram



PCA9451A

All information provided in this document is subject to legal disclaimers.

Power management IC for i.MX 93x application processor

## 6 Pinning information

## 6.1 Pinning



## 6.2 Pin description

Table 3. Pin description

| Pin description |     |      |                                                                                                                  |
|-----------------|-----|------|------------------------------------------------------------------------------------------------------------------|
| Symbol          | Pin | Туре | Description                                                                                                      |
| LDO4            | 1   | Р    | LDO4 output. Bypass with a 1 μF to Ground.                                                                       |
| NC              | 2   | -    | Not connected; leave floating.                                                                                   |
| LDO1            | 3   | Р    | LDO1 output. Bypass with a 1 μF to Ground.                                                                       |
| VINT            | 4   | Р    | Internal Power supply output pin. Bypass with 1 µF to Ground.                                                    |
| AGND            | 5   | GND  | Analog ground pin. It should be connected to ground plane through Via. Do not short to EP directly on top layer. |
| RTC_RESET_B     | 6   | DO   | Reset output pin. It is High-Z after LDO1 voltage is good. It is internally pulled up with LDO1 power rail.      |
| CLK_32K_OUT     | 7   | DO   | 32.768 kHz clock CMOS output with LDO1 power rail.                                                               |

## Power management IC for i.MX 93x application processor

Table 3. Pin description...continued

| Pin description |          |      |                                                                                                                                          |
|-----------------|----------|------|------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | Pin      | Туре | Description                                                                                                                              |
| PMIC_RST_B      | 8        | DI   | PMIC reset input pin. It is internally pulled up with LDO1 power rail. Once it is asserted LOW, PMIC performs reset.                     |
| POR_B           | 9        | DO   | Power On reset output pin. Open drain output requiring external pull up resistor.                                                        |
| XTAL_IN         | 10       | Al   | 32.768 kHz crystal oscillator input, tie to GND if Xtal is not used.                                                                     |
| XTAL_OUT        | 11       | AO   | 32.768 kHz crystal oscillator output, leave float if Xtal is not used.                                                                   |
| SW_EN           | 12       | DI   | Load switch enable input pin. It has internal 1.5 M $\Omega$ pull down resistor.                                                         |
| IRQ_B           | 13       | DO   | Open drain output to indicate Interrupt issued.                                                                                          |
| BUCK5FB         | 14       | Al   | Buck5 output voltage sensing pin.                                                                                                        |
| LX5             | 15       | Р    | Buck5 switching node.                                                                                                                    |
| INB45           | 16,17,18 | Р    | Buck4 / Buck5 Input pins. Bypass with 10 μF and 4.7 μF to Ground.                                                                        |
| LX4             | 19,20    | Р    | Buck4 switching node.                                                                                                                    |
| BUCK4FB         | 21       | Al   | Buck4 output voltage sensing pin.                                                                                                        |
| SWIN            | 22       | Р    | Load switch input pin, Bypass with a 1 µF to Ground.                                                                                     |
| SWOUT           | 23       | Р    | Load switch output pin, Bypass with a 1 µF to Ground.                                                                                    |
| SDAH            | 24       | DIO  | Level translator high voltage IO pin, SDA referenced to SWIN, 3.3 V.                                                                     |
| SCLH            | 25       | DO   | Level translator high voltage IO pin, SCL referenced to SWIN, 3.3 V.                                                                     |
| SDAL            | 26       | DIO  | Level translator low voltage IO pin, SDA referenced to VINT, 1.8 V.                                                                      |
| SCLL            | 27       | DO   | Level translator low voltage IO pin, SCL referenced to VINT, 1.8 V.                                                                      |
| WDOG_B          | 28       | DI   | Active LOW watchdog reset input pin from application processor.                                                                          |
| SD_VSEL         | 29       | DI   | LDO5 voltage selection input pin. LDO5 output is 3.3 V when it is driven LOW and 1.8 V when driven HIGH.                                 |
| R_SNSP3_CFG     | 30       | AI   | Buck3 output voltage remote sense pin. This pin should be tied to ground to use Buck1 and Buck3 in dual phase configuration.             |
| LX3             | 31,32    | Р    | Buck3 switching node. For dual-phase configuration, Buck1 and Buck3 outputs should be connected together. Refer to Figure 15 for details |
| INB13           | 33,34,35 | Р    | Buck1 / Buck3 Input. Bypass with two 10 μF to Ground                                                                                     |
| LX1             | 36,37    | Р    | Buck1 switching node                                                                                                                     |
| R_SNSP1         | 38       | Al   | Buck1 output voltage remote sensing pin                                                                                                  |
| PMIC_ON_REQ     | 39       | DI   | PMIC ON input from Application processor. When it is asserted HIGH, the device starts power on sequence.                                 |
| PMIC_STBY_REQ   | 40       | DI   | Standby mode input from Application processor. When it is asserted HIGH, device enters STANDBY mode.                                     |
| SCL             | 41       | DI   | I <sup>2</sup> C serial clock pin                                                                                                        |
| SDA             | 42       | DIO  | I <sup>2</sup> C serial data pin                                                                                                         |
| BUCK_AGND       | 43       | GND  | Buck reference GND for BUCK1,2,3. It should be connected to ground plane through Via. Do not short to EP directly on top layer           |

#### Power management IC for i.MX 93x application processor

Table 3. Pin description...continued

| Pin description | Pin description |      |                                                                                                  |  |
|-----------------|-----------------|------|--------------------------------------------------------------------------------------------------|--|
| Symbol          | Pin             | Туре | Description                                                                                      |  |
| R_SNSP2         | 44              | Al   | Buck2 output voltage remote sensing pin                                                          |  |
| LX2             | 45,46           | Р    | Buck2 switching node                                                                             |  |
| INB26           | 47,48,49        | Р    | Buck2 / Buck6 Input. Bypass with 10 μF and 4.7 μF to Ground                                      |  |
| LX6             | 50,51           | Р    | Buck6 switching node                                                                             |  |
| BUCK6FB         | 52              | Al   | Buck6 output voltage sensing pin                                                                 |  |
| VSYS            | 53              | Р    | Internal power input. Bypass with a 1 µF to Ground                                               |  |
| NC              | 54              | -    | Not connected; leave floating.                                                                   |  |
| LDO5            | 55              | Р    | LDO5 output. Bypass with a 1 μF to Ground.                                                       |  |
| INL1            | 56              | Р    | Power input pin for LDO1, LDO4 and LDO5. Bypass with a 4.7 $\mu F$ to Ground.                    |  |
| EP              |                 | GND  | Exposed PAD. All bucks' PGND are internally connected. Do not short to EP directly on top layer. |  |

## 7 Functional description

#### 7.1 Features

The PCA9451A is a power management integrated circuit (PMIC) designed to be the primary power management for NXP application processors i.MX 93x.

- · Buck regulators
  - BUCK1/BUCK3: Dual-phase, 0.65 V to 2.2375 V, 12.5 mV step, 4000 mA
  - BUCK2: 0.6 V to 2.1875 V, 12.5 mV step, 2000 mA
  - BUCK4: 0.6 V to 3.4 V, 25 mV step, 3000 mA
  - BUCK5: 0.6 V to 3.4 V, 25 mV step, 2000 mA
  - BUCK6: 0.6 V to 3.4 V, 25 mV step, 1500 mA
  - Dynamic Voltage scaling on BUCK1, BUCK2 and BUCK3
  - Support remote sensing on BUCK1, BUCK2 and BUCK3
  - Monitor fault condition
- · LDO regulators
  - LDO1, 1.6 V to 1.9 V, 3.0 V to 3.3 V 100 mV step, 10 mA
  - LDO4, 0.8 V to 3.3 V with 100 mV step, 200 mA
  - LDO5, 1.8 V to 3.3 V with 100 mV step, 150 mA, voltage selection through SD VSEL pin
  - Monitor fault condition
- 400 mA Load switch for SD card
  - Built-in OCP protection
  - GPIO/I<sup>2</sup>C control
  - Built-in active discharge resistor
- I<sup>2</sup>C level translator
- · 32.768 kHz crystal oscillator driver
  - Mux output with internal 32 kHz output
- Protection and monitoring: Soft start, power rails fault detection, UVLO, thermal shutdown

PCA9451A

Power management IC for i.MX 93x application processor

- Configurable reset from WDOGB, PMIC\_RST\_B and SW\_RST register
- Power control IO
  - PMIC\_ON\_REQ, PMIC\_STBY\_REQ
- Fm+ 1 MHz I<sup>2</sup>C-bus interface
- Type 3 PCB applicable

## 7.2 Functional diagram



The PCA9451A is a single chip Power Management IC (PMIC) specifically designed to support i.MX 93x family processor in both 1 cell Li-lon and Li-polymer battery portable application and 5 V adapter non-portable applications.

#### 7.3 Power modes

PCA9451A has eight power modes: OFF, READY, SNVS, RUN, STANDBY, PWRDN, PWRUP and FAULT\_SD. Figure 4 shows the state transition diagram showing the conditions to enter and exit each state.

#### Power management IC for i.MX 93x application processor



#### 7.3.1 Off mode

PCA9451A enters OFF mode from any state when VSYS falls below V<sub>SYS\_POR</sub> threshold. All regulators are off and all registers get reset in this mode.

## 7.3.2 READY mode

PCA9451A enters READY mode from OFF mode when VSYS is higher than V<sub>SYS\_POR</sub>. Internal LDO VINT is enabled and loads MTP data to registers. Once MPT loading is done, it is ready to transition to SNVS mode.

#### 7.3.3 SNVS mode

PCA9451A enters Secure Non-Volatile Storage (SNVS) mode when VSYS exceeds  $V_{SYS\_UVLO}$  threshold. LDO1 is powered up and 32.768 kHz buffer starts running. RTC\_RESET\_B is pulled HIGH in  $t_{RTC\_RST}$  after LDO1 voltage comes up.

PMIC\_ON\_REQ input is masked until RTC\_RESET\_B is released. If PMIC\_ON\_REQ is asserted HIGH in this mode, PCA9451A starts power up sequence.

#### Power management IC for i.MX 93x application processor



Table 4. SNVS mode

| Time                  | Description                                                             | Value |
|-----------------------|-------------------------------------------------------------------------|-------|
| t <sub>SNVS_PU</sub>  | Time to LDO1 turn on from VSYS UVLO detected                            | 20 ms |
| t <sub>RTC_RST</sub>  | Time to RTC_RESET_B release from LDO1 POK                               | 20 ms |
| t <sub>32K_EN</sub>   | Time to 32k buffer Enable from LDO1 POK                                 | 10 ms |
| t <sub>RTC_Tran</sub> | Time to transition to Xtal output from RC osc after RTC_RESET_B release | 1 sec |

### 7.3.4 PWRUP mode

After RTC\_RESET\_B is released in SNVS mode, it starts power up with pre-defined sequence when PMIC\_ON\_REQ is asserted HIGH for longer than debounce time,  $t_{ON\_DEB}$ , which is programmable in PWR\_CTRL reg. Buck1 begins turning ON at first and then each power rail is followed with  $t_{step}$  after POK of predecessor power rail. During PWRUP mode, PMIC\_STBY\_REQ signal is masked until POR\_B is released. The PWRUP mode ends up releasing POR\_B and PCA9451A transitions to RUN mode.

## Power management IC for i.MX 93x application processor



Table 5. Power up sequence

| Regulator                 | PCA9451A         |
|---------------------------|------------------|
| LDO1                      | Always ON, 1.8 V |
| BUCK1, BUCK3 (Dual Phase) | T1, 0.85 V       |
| BUCK2                     | T5, 0.6 V        |
| BUCK4                     | T6, 3.3 V        |
| BUCK5                     | T3, 1.8 V        |
| BUCK6                     | T4, 1.1 V        |
| LDO4                      | T2, 0.8 V        |
| LDO5                      | T7, 1.8 V/3.3 V  |

Table 6. PWRUP mode

| Time                  | Description                                    | Value |
|-----------------------|------------------------------------------------|-------|
| t <sub>ON_DEB</sub>   | Time to power-on start from PMIC_ON_REQ high   | 20 ms |
| t <sub>STEP</sub>     | Time to next power rail ON from prev rail POK  | 2 ms  |
| t <sub>PORB</sub>     | Time to POR_B release from the last rail POK   | 20 ms |
| t <sub>OFF_STEP</sub> | Time to next power rail off from prev rail off | 8 ms  |
| t <sub>OFF_DEB</sub>  | Time to POR_B low from PMIC_ON_REQ falling     | 2 ms  |

If any of regulators does not generate POK within  $t_{FLT\_SH\_PU}$  after receiving digital enable during PWRUP mode, it transitions to Fault\_SD mode.

PCA9451A

All information provided in this document is subject to legal disclaimers.

Power management IC for i.MX 93x application processor

#### 7.3.5 PWRDN mode

When PMIC\_ON\_REQ is LOW for t<sub>OFF\_DEB</sub> in RUN or STANDBY mode, PCA9451A enters PWRDN mode. It starts with pulling down POR\_B, turns off each power rail in t<sub>OFF\_STEP</sub> and transitions to SNVS mode.

#### **7.3.6 RUN mode**

PCA9451A operates in RUN mode when PMIC\_ON\_REQ is driven HIGH and PMIC\_STBY\_REQ is driven LOW. BUCK1, BUCK2, and BUCK3 output voltages are set to BUCK1OUT\_DVS0, BUCK2OUT\_DVS0 and BUCK3OUT\_DVS0 register values, respectively. When PMIC\_STBY\_REQ is asserted HIGH in this mode, it transitions to STANDBY mode. After PMIC\_ON\_REQ is asserted LOW, it moves to PWRDN mode.

#### 7.3.7 STANDBY mode

PCA9451A transitions to STANDBY mode from RUN mode when both PMIC\_ON\_REQ and PMIC\_STBY\_REQ are driven HIGH. BUCK1 output voltage is set to BUCK1OUT\_DVS1.

If PMIC\_ON\_REQ is asserted LOW, then it transitions to PWRDN mode. If PMIC\_STBY\_REQ is driven LOW, then it transitions to RUN mode.



Table 7. Power modes summary

#### X: Don't care

| Power mode | VSYS                         | PMIC_ON_REQ | PMIC_STBY_REQ |
|------------|------------------------------|-------------|---------------|
| OFF        | VSYS < V <sub>SYS_POR</sub>  | X           | X             |
| READY      | VSYS > V <sub>SYS_POR</sub>  | X           | X             |
| SNVS       | VSYS > V <sub>SYS_UVLO</sub> | Low         | X             |
| STANDBY    | VSYS > V <sub>SYS_UVLO</sub> | High        | High          |

PCA9451A

All information provided in this document is subject to legal disclaimers

Power management IC for i.MX 93x application processor

Table 7. Power modes summary...continued

X: Don't care

| Power mode | VSYS                         | PMIC_ON_REQ | PMIC_STBY_REQ |
|------------|------------------------------|-------------|---------------|
| RUN        | VSYS > V <sub>SYS_UVLO</sub> | High        | Low           |

### 7.3.8 FAULT\_SD

PCA9451A has three types of fault sources:

1. Thermal shutdown: Transition to SNVS mode or READY mode after FAULT\_SD mode. When junction temperature reaches T<sub>JSHDN</sub>, it enters FAULT\_SD mode after t<sub>FLT\_THSD</sub> where regulators are turned off simultaneously. It stays at FAULT\_SD until junction temperature falls below T<sub>JSHDN</sub>. If the temperature drops below T<sub>JSHDN</sub>, then it moves to READY state if LDO1 fault is triggered when thermal shutdown happens; it moves to SNVS mode if LDO1 fault is not triggered when thermal shutdown happens.



(1) If LDO1 fault occurs when junction temperature reaches thermal shutdown threshold, LDO1/RTC\_RESETB/CLK\_32K\_OUT is turned off. Otherwise, they are kept on.

Figure 8. PCA9451A FAULT\_SD from thermal shutdown

#### Power management IC for i.MX 93x application processor

Table 8. t<sub>FLT\_THSD</sub>

| Time                  | Description                             | Value  |
|-----------------------|-----------------------------------------|--------|
| t <sub>FLT_THSD</sub> | Time to reset released from Fault event | 120 µs |

- 2. **Voltage regulator fault during power-up**: Transition to READY mode or SNVS mode after FAULT\_SD mode. Any POK of voltage regulators does not come up within t<sub>FLT\_SD\_PU</sub> after regulator is enabled during power-up sequence; it stops power-up sequence and then moves to FAULT\_SD where all regulators are turned off. It stays at FAULT\_SD for t<sub>FLT\_SD\_STAY</sub> and transitions to READY mode or SNVS mode.
- 3. **Voltage regulator fault in STANDBY and RUN MODE**: Move to FAULT\_SD mode in t<sub>FLT\_SD\_WAIT</sub> after Fault is detected. Transition to SNVS mode or READY mode after FAULT\_SD mode when fault is removed. During RUN and STANDBY mode, VR Fault status bit in VRFLT1\_STS and VRFLT2\_STS registers is latched to "1" when corresponding regulator voltage falls below POK threshold for t<sub>DEB\_POKB</sub>, or POK does not go HIGH within t<sub>FLT\_POK\_MSK</sub> after regulator is enabled. If the fault status bit is masked in VRFLT1\_MASK and VRFLT2\_MASK registers, it does not enter FAULT\_SD mode; instead, PCA9451A stays at current mode. If the fault register bit is unmasked, it starts t<sub>FLT\_SD\_WAIT</sub> timer. Application processor can determine to enter FAULT\_SD mode or not, by masking the VR Fault status bit in VRFLTx\_MASK registers before the timer expires. PCA9451A enters FAULT\_SD mode when the timer expires. PCA9451A stays at FAULT\_SD mode for t<sub>FLT\_SD\_STAY</sub>.



PCA9451A moves to READY mode after FAULT\_SD mode if the regulator fault is caused by LDO1. Otherwise, it moves to SNVS mode after FAULT\_SD.

If LDO1 has a fault in SNVS mode, then it enters FAULT SD mode regardless of VRFLT1 Mask bit.

PCA9451A does not enter FAULT SD mode from load switch overcurrent fault.

#### Power management IC for i.MX 93x application processor



Table 9. t<sub>FLT\_SD\_WAIT</sub>

| Time                     | Description                             | Value  |
|--------------------------|-----------------------------------------|--------|
| t <sub>FLT_SD_WAIT</sub> | Time to reset released from Fault event | 100 ms |

## 7.4 PMIC reset

The PCA9451A PMIC has three reset inputs: WDOG\_B pin, PMIC\_RST\_B pin, and I<sup>2</sup>C reset bit.

The reset behavior is configured in RESET\_CTRL register for WDOG\_B pin and PMIC\_RST\_B pin. I<sup>2</sup>C reset behavior is configured in SW\_RST register.

Table 10. 0x08 - RESET CTRL

|                   | TOT OXOG TREGET_GITTE |      |       |                                                                   |  |  |  |  |
|-------------------|-----------------------|------|-------|-------------------------------------------------------------------|--|--|--|--|
| 0x08 - RESET_CTRL |                       |      |       | Reset Type S                                                      |  |  |  |  |
| Bit               | Name                  | Туре | Reset | Description                                                       |  |  |  |  |
| 7:6               | WDOG_B_CFG            | R/W  | 00    | When WDOG_B is asserted to L, P<br>00b = WDOG_B reset is disabled |  |  |  |  |

PCA9451A All information provided in this document is subject to legal disclaimers

#### Power management IC for i.MX 93x application processor

Table 10. 0x08 - RESET\_CTRL...continued

| 0x08 | 0x08 - RESET_CTRL |      | Reset Type | S                                                                                                                                                                                   |                                                             |  |  |  |
|------|-------------------|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|--|--|
| Bit  | Name              | Туре | Reset      | Description                                                                                                                                                                         |                                                             |  |  |  |
|      |                   |      |            | 01b = Warm Reset, POR_B pin is asserted LOW for 20 ms<br>10b = Cold Reset, All voltage regulators are recycled except LDO1<br>11b = Cold Reset, All voltage regulators are recycled |                                                             |  |  |  |
| 5:4  | PMIC_RST_CFG      | R/W  | 10         | When PMIC_RST_B is asserted to 00b = PMIC_RST_B reset is disabl 01b = Warm Reset, POR_B pin is a 10b = Cold Reset, All voltage reg LDO1  11b = Cold Reset, All voltage regulations  | ed<br>asserted LOW for 20 ms<br>ulators are recycled except |  |  |  |

Table 11. 0x06 - SW RST

| 0x06 | 0x06 - SW_RST |      |       | Reset Type O                                                                                                                                                                                                                                |                                                        |  |  |  |  |
|------|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|--|
| Bit  | Name          | Туре | Reset | Description                                                                                                                                                                                                                                 |                                                        |  |  |  |  |
| 7:0  | SW_RST        | R/W  | 0x00  | Software reset register. This register writing the value.  0x00 = No action  0x05 = Reset all registers to defaul  0x14 = Cold reset (Power recycle at 0x35 = Warm Reset (Toggle POR_0x64 = Cold reset (Power recycle at 0thers = No action | t value<br>all regulators except LDO1)<br>B for 20 ms) |  |  |  |  |

WDOG\_B is an active LOW watchdog reset input pin from application processor. The PCA9451A does not include a watchdog timer, but includes a dedicated input pin to be used as a source of reset connected from external watchdog timer circuit, so in case the watchdog timer expires, the PCA9451A PMIC receives a reset request signal. When WDOG\_B is asserted LOW, it resets depending on WDOG\_B\_CFG bit configuration. When the bits are set to 2b00, the reset by WDOG\_B pin is disabled. If the bits are set to 2b01, warm reset is performed, where POR\_B is pulled LOW for 20 ms and reset I<sup>2</sup>C O type registers to default value keeping power rails remaining ON. If the bits are set to 2b11, it performs Cold reset, where all voltage regulators except LDO1 are power recycled and I<sup>2</sup>C O type registers get reset to default value.

When PMIC\_RST\_B is asserted LOW, it also gets reset depending on PMIC\_RST\_CFG bits configuration. When the bits are set to 2b00, any reset by PMIC\_RST\_B pin is disabled. If the bits are set to 2b01, warm reset is performed, which pulls POR\_B low for 20 ms and resets I<sup>2</sup>C O type registers to default value keeping power rails remaining ON.

Cold reset event is generated by either of I<sup>2</sup>C reset, WDOG\_B falling edge or PMIC\_RST\_B falling edge after debounce time. Once it is detected, POR\_B is pulled LOW and takes power down sequence. For cold reset from WDOG\_B and I<sup>2</sup>C reset, PCA9451A stays at RESET for t<sub>RESTART</sub> and then starts power on sequence even though WDOG\_B pin is still LOW. For cold reset from PMIC\_RST\_B, t<sub>RESTART</sub> timer starts after PMIC\_RST\_B is asserted HIGH, in other words, PCA9451A starts power on sequence in t<sub>RESTART</sub> after PMIC\_RST\_B pin is released HIGH.

### Power management IC for i.MX 93x application processor



Table 12. t<sub>RESTART</sub>

| Time                 | Description                                                      | Value  |
|----------------------|------------------------------------------------------------------|--------|
| t <sub>RESTART</sub> | Time to power ON seq from end of power OFF seq during cold reset | 250 ms |



PCA9451A

All information provided in this document is subject to legal disclaimers.

#### Power management IC for i.MX 93x application processor

Table 13. t<sub>RESET</sub>

| Time               | Description                  | Value |
|--------------------|------------------------------|-------|
| t <sub>RESET</sub> | POR_B low time at Warm reset | 20 ms |

#### 7.5 Regulator control in each power mode

<u>Table 14</u> shows PCA9451A regulator ON/OFF control in each power mode by default. It can be reconfigured through I<sup>2</sup>C registers.

Table 14. PCA9451A Regulator control summary

| Power Rail            |                          | Default<br>Voltage | OFF | SNVS | STANDBY | RUN |
|-----------------------|--------------------------|--------------------|-----|------|---------|-----|
| LDO1                  | NVCC_BBSM_SNVS           | 1.8 V              | OFF | ON   | ON      | ON  |
| BUCK1&3<br>Dual Phase | VDD_SOC                  | 0.85 V             | OFF | OFF  | ON      | ON  |
| LDO4                  | VDD_ANA_0P8              | 0.8 V              | OFF | OFF  | ON      | ON  |
| BUCK5                 | VDD_ANA_1P8/<br>NVCC_1V8 | 1.8 V              | OFF | OFF  | ON      | ON  |
| BUCK6                 | VDD2_DDR                 | 1.1 V              | OFF | OFF  | ON      | ON  |
| BUCK2                 | VDDQ_DDR                 | 0.6 V              | OFF | OFF  | ON      | ON  |
| BUCK4                 | NVCC_3V3                 | 3.3 V              | OFF | OFF  | ON      | ON  |
| LDO5                  | NVCC_SD2                 | 3.3 V / 1.8 V      | OFF | OFF  | ON      | ON  |

## 7.6 Regulator summary

The PCA9451A features six buck regulators, three linear regulators, and one load switch to supply voltage rails powering for the application processor and peripheral devices. The buck regulators are supplied directly from the main input supply, the input to all of the buck regulators must be tied to VSYS, whether they are powered on or off.

#### 7.6.1 Buck regulator

The PCA9451A has six high-efficiency low Iq buck regulators. Each buck regulator features soft start and overcurrent protection. Buck regulator operates in two modes, PFM, and PWM mode. It automatically transitions from PFM to PWM mode when FPWM bit is set to "0". Internal active discharge resistor is installed in each buck regulator output to discharge voltage on output capacitors when regulator is off. It is configurable through I<sup>2</sup>C register. Table 15 shows buck regulator summary.

BUCK1 and BUCK3 are configured as dual-phase buck and provide up to 4 A.

Table 15. PCA9451A buck summary

| ,       |           |                  |                |                   |                    |                     |  |  |  |  |
|---------|-----------|------------------|----------------|-------------------|--------------------|---------------------|--|--|--|--|
| Buck#   | INPUT PIN | Default VOUT [V] | Vout range [V] | Step size<br>[mV] | Default ON/<br>OFF | Current rating [mA] |  |  |  |  |
| BUCK1/3 | INB13     | 0.85             | 0.65 - 2.2375  | 12.5              | ON                 | 4000                |  |  |  |  |
| BUCK2   | INB26     | 0.6              | 0.6 - 2.1875   | 12.5              | ON                 | 2000                |  |  |  |  |
| BUCK4   | INB45     | 3.3              | 0.6 - 3.4      | 25                | ON                 | 3000                |  |  |  |  |
| BUCK5   | INB45     | 1.8              | 0.6 - 3.4      | 25                | ON                 | 2000                |  |  |  |  |
| BUCK6   | INB26     | 1.1              | 0.6 - 3.4      | 25                | ON                 | 1500                |  |  |  |  |

PCA9451A

All information provided in this document is subject to legal disclaimers.

Power management IC for i.MX 93x application processor

#### 7.6.1.1 Dynamic voltage scaling

BUCK1, BUCK2, and BUCK3 support Dynamic Voltage Scaling (DVS). If PRESET\_EN bit in BUCK123\_DVS register is set to 1, BUCK1/BUCK2/BUCK3 outputs are controlled by Bx\_DVS\_PRESET bits in BUCK123\_DVS. It enables those buck outputs to be controlled by writing one register at a time.

If PRESET\_EN bit is set to 0, those buck regulator outputs are determined by BUCKxOUT\_DVS0 and BUCKxOUT\_DVS1 depending on PMIC\_STBY\_REQ pin. When PMIC\_STBY\_REQ is asserted LOW, BUCKxOUT\_DVS0 register determines each buck output voltage; if the PMIC\_STBY\_REQ is asserted HIGH, BUCKxOUT\_DVS1 register is selected as each buck output voltage. Figure 13 shows the DVS voltage section diagram.



The programmable voltage rampup and ramp-down are applied during the DVS voltage transition. The RAMP[7:6] bits configure the ramp rate in each BUCKxCTRL register.



#### 7.6.1.2 Buck output limiting

Application processor may accidentally write higher voltage than absolute maximum voltage rating of its power input, it may cause significant damage on application processor. PCA9451A has registers to limit the maximum voltage to prevent such an incident.

The maximum output of BUCK1, BUCK2, and BUCK3 is limited by BUCKxOUT\_LIMIT, respectively. Even if Buck output is configured to be higher than the limit voltage configured in BUCKxOUT\_LIMIT register, the actual buck output is clamped to the limiting voltage set by BUCKxOUT\_LIMIT register.

PCA9451A

All information provided in this document is subject to legal disclaimers

Power management IC for i.MX 93x application processor

## 7.6.1.3 BUCK1 and BUCK3 dual-phase configuration

BUCK1 and BUCK3 are configured as dual-phase buck. R\_SNSP3\_CFG pin must be connected to GND. This dual phase buck regulator is controlled through BUCK1 registers. All BUCK3 registers are not responsive under dual-phase configuration.



#### 7.6.2 LDO and load switch

The PCA9451A has three LDOs and one load switch. LDO1 supplies SNVS core in application processor. This LDO features ultra-low guiescent current, 2 µA typical, since it is always ON when VSYS is valid.

For all LDOs and the load switch, each has designated active discharge resistor configurable through I<sup>2</sup>C.

| LDO# | INPUT PIN | Default VOUT [V] | VOUT range [V]   | Step size<br>[mV] | Default ON/<br>OFF | Current rating [mA] |
|------|-----------|------------------|------------------|-------------------|--------------------|---------------------|
| LDO1 | INL1      | 1.8              | 1.6-1.9, 3.0-3.3 | 100               | ON                 | 10                  |
| LDO4 | INL1      | 0.8              | 0.8 - 3.3        | 100               | ON                 | 200                 |
| LDO5 | INL1      | 3.3/1.8          | 1.8 - 3.3        | 100               | ON                 | 150                 |
| SW   | SWIN      | -                | -                | -                 | OFF                | 400                 |

#### 7.7 32 kHz crystal oscillator driver

The PCA9451A consists of a crystal oscillator driver with an external load capacitor buffer referenced to LDO1 voltage. When VSYS exceeds POR threshold and internal power VINT is good, internal 32 kHz oscillator and 32.768 kHz crystal oscillator start oscillating. Crystal oscillator typically takes few seconds to be stabilized.

PCA9451A outputs the internal 32 kHz RC oscillator initially, while internal counter counts crystal oscillator output in t<sub>RTC\_Tran</sub> after RTC\_RESET\_B is released. If the counter reaches 100, then CLK\_32K\_OUT buffer input is switched to the external crystal oscillator from internal 32 kHz oscillator.

Clock stretch is applied during this clock source transition to prevent unwanted glitch. If external 32.768 kHz crystal oscillator is not populated, CLK\_32K\_OUT pin outputs 32 kHz clock from internal 32 kHz oscillator.

For more detailed information on selecting crystal oscillator and load capacitance, refer to Section 9.2.2.

PCA9451A

All information provided in this document is subject to legal disclaimers.

Power management IC for i.MX 93x application processor



#### 7.8 Load switch

PCA9451A integrates 400 mA load switch which supplies SD card VDD. SWIN is connected to BUCK4 output, 3.3 V, in this application. It is enabled by SW\_EN pin or SW\_EN[1:0] bits in LOADSW\_CTRL register. It has soft start feature to reduce inrush current during turn-on.

This load switch has over current protection and short circuit protection by monitoring voltage difference between SWIN and SWOUT. When the switch current exceeds overcurrent threshold ( $I_{OC}$ ) for overcurrent debounce time ( $I_{OC\_DEB}$ ), SW\_OCP bit in VRFLT1\_STS register is set to 1, and SW\_OC[1:0] configuration in LOADSW\_CTRL register determines the fault behavior. When the switch current exceeds short-circuit current threshold ( $I_{SC}$ ), SW\_OCP bit in VRFLT1\_STS register is set to 1, and switch is turned off right away.



## 7.9 I<sup>2</sup>C level translator

PCA9451A I<sup>2</sup>C level translator is a "switch" type voltage translator; it employs two key circuits to enable voltage translation:

1. A pass-gate transistor (N-channel) that ties the ports together.

PCA9451A

All information provided in this document is subject to legal disclaimers.

Power management IC for i.MX 93x application processor

2. An output edge-rate accelerator that detects and accelerates rising edges on the I/O pins.

The gate bias voltage of the pass gate transistor (T3) is set at approximately one threshold voltage above the VCC level of the low-voltage side. During a LOW-to-HIGH transition, the output one-shot accelerates the output transition by switching on the PMOS transistors (T1, T2), bypassing the 10 k $\Omega$  pullup resistors and increasing current drive capability. The one-shot is activated once the input transition reaches approximately VCCI/2; it is deactivated approximately 50 ns after the output reaches VCCO/2. During the acceleration time, the driver output resistance is between approximately 50  $\Omega$  and 70  $\Omega$ . To avoid signal contention and minimize dynamic ICC, the user should wait for the one-shot circuit to turn off before applying a signal in the opposite direction. Pullup resistors are included in the device for DC current sourcing capability.



Each A port I/O has an internal  $10 \text{ k}\Omega$  pullup resistor to VCCA, and each B port I/O has an internal  $10 \text{ k}\Omega$  pullup resistor to VCCB. If a smaller value of pullup resistor is required, an external resistor must be added parallel to the internal  $10 \text{ k}\Omega$ , which affects the VOL level. When Level translator is disabled through I<sup>2</sup>C, the internal pullup resistors are disconnected.

PCA9451A I<sup>2</sup>C level translator is controlled by I<sup>2</sup>C register, CONFIG2 Reg. When disabled, all I/Os assume the high-impedance OFF-state. The enable time (t<sub>en</sub>) indicates the amount of time the user must allow for one one-shot circuitry to become operational after it is enabled.

#### 7.10 Interrupt management

The IRQ\_B pin is an interface to the software-controlled system that indicates any interrupt bit status change of INT1 register. The IRQ\_B pin is pulled LOW when any unmasked interrupt bit status is changed and it is released HIGH once application processor read INT1 register.

The INT1 bits are latched to 1 whenever corresponding STATUS1 bits change and the latch is cleared when the INT1 register is read. The INT1\_MASK bits are used to enable or disable individual interrupt bits of INT1 register. The STATUS1 register indicates the status and is not latched.

#### Power management IC for i.MX 93x application processor



### 8 Software interface

PCA9451A implements I<sup>2</sup>C-bus target interface which interfaces with the host system. The host processor can issue commands, monitor status and receive response through this bus. A detailed description of the I<sup>2</sup>C-bus specification, with applications, is given in UM10204, "I<sup>2</sup>C-bus specification and user manual" [Ref. 4]. PCA9451A supports I<sup>2</sup>C-bus data transfers in Standard-mode (100 kbit/s), Fast-mode (400 kbit/s) and Fast-mode plus (1 Mbit/s).

The I<sup>2</sup>C address at Power-On Reset is shown in Table 17.

Table 17. I<sup>2</sup>C target address

| 7-bit target Address | 8-bit Write Address | 8-bit Read Address |  |  |
|----------------------|---------------------|--------------------|--|--|
| 0x25, 0b 010 0101    | 0x4A, 0b 0100 1010  | 0x4B, 0b 0100 1011 |  |  |

There are three I<sup>2</sup>C register reset types:

- Type S1: Reset condition = VSYS < V<sub>SYS POR</sub>
- Type S: Reset condition = VSYS < V<sub>SYS UVLO</sub>
- Type O: Reset condition = ( VSYS < V<sub>SYS\_UVLO</sub>) || ( Cold Reset ) || (Warm Reset) || ( Falling edge of PMIC\_ON\_REQ) || ( SW\_RST ) || ( FAULT\_SD )

## Power management IC for i.MX 93x application processor

## 8.1 Register map

Table 18. Register map

All BUCK3 registers are not responsive under dual-phase configuration

| Add  | Name           |           |           |           |                 | Description      |                 |                 |                  |                  | R/W   | Reset | Reset |
|------|----------------|-----------|-----------|-----------|-----------------|------------------|-----------------|-----------------|------------------|------------------|-------|-------|-------|
| Auu  | Name           | B7        | В         | 3         | B5              | B4               | В3              | B2              | B1               | В0               | FK/VV | Type  | Value |
| 0x00 | Device_ID      |           |           | CHIP_ID   | •               |                  |                 | RS              | VD               |                  | R     | S     | 0x90  |
| 0x01 | INT1           | PWERONI   | WDO       | GBI       | RSVD            | VR_FLT1I         | VR_FLT2I        | LOW<br>VSYSI    | THERM_<br>105I   | THERM_<br>125I   | R/C   | S     | 0x00  |
| 0x02 | INT1_MSK       | PWRONI_M  | WDOG      | B_M       | RSVD            | VR_<br>FLT1_M    | VR_<br>FLT2_M   | LOWVSYS_<br>M   | THERM_<br>105_M  | THERM_<br>125_M  | R/W   | S     | 0xFF  |
| 0x03 | STATUS1        | PWRONS    | WDO       | GBS       | RSVD            | VR_FLT1S         | VR_FLT2S        | LOW<br>VSYSS    | THERM_<br>105S   | THERM_<br>125S   | R     | s     | 0x00  |
| 0x04 | STATUS2        | RSVD      | RS\       | /D        | RSVD            | RSVD             |                 | POWER           | _STATUS          |                  | R     | S1    | 0x00  |
| 0x05 | PWRON_STAT     | PWRON     | WD0       | OG        | SW_RST          | PMIC_RST         | RSVD            | RSVD            | RSVD             | RSVD             | R/C   | S     | 0x00  |
| 0x06 | SW_RST         |           |           |           |                 | SW_RST           |                 |                 |                  |                  | R/W   | 0     | 0x00  |
| 0x07 | PWR_CTRL       |           | Ton_Deb   |           | Toff_Deb        | Tst              | ер              | Toff_           | step             | Trestart         | R/W   | S     | 0x60  |
| 80x0 | RESET_CTRL     | W         | /DOGB_CFG |           | PMIC_           | RST_CFG          | RSVD            | T_I             | PMIC_RST_        | DEB              | R/W   | S     | 0x21  |
| 0x09 | CONFIG1        | ı         | LOW_VSYS  |           | VSYS            | S_UVLO           | RSVD            | RSVD            | tFLT_<br>SD_WAIT | THERM_<br>SD_DIS | R/W   | S1    | 0x50  |
| Dx0A | CONFIG2        | RSVD      | RS\       | /D        | RSVD            | RSVD             | RSVD            | RSVD            | I2C_I            | LT_EN            | R/W   | 0     | 0x00  |
| 0x0C | BUCK123_DVS    | PRESET_EN | B3_I      | DVS_PRESE | ΕT              | B1_DVS_          | PRESET          | B2              | _DVS_PRES        | SET              | R/W   | 0     | 0xA8  |
| 0x0D | BUCK1OUT_LIMIT | RSVD      |           |           |                 | B1_L             | .IMIT           |                 |                  |                  | R/W   | 0     | 0x10  |
| 0x0E | BUCK2OUT_LIMIT | RSVD      |           |           |                 | B2_L             | .IMIT           |                 |                  |                  | R/W   | 0     | 0x28  |
| 0x0F | BUCK3OUT_LIMIT | RSVD      |           |           |                 | B3_L             | .IMIT           |                 |                  |                  | R/W   | 0     | 0x10  |
| 0x10 | BUCK1CTRL      |           | RAMP      |           | RSVD            | DVS_CTRL         | BUCK1AD         | FPWM            | B1_EN            | NMODE            | R/W   | 0     | 0x49  |
| 0x11 | BUCK1OUT_DVS0  | RSVD      |           | B1_DVS0   |                 |                  |                 |                 |                  | R/W              | 0     | 0x10  |       |
| 0x12 | BUCK1OUT_DVS1  | RSVD      |           |           |                 | B1_0             | DVS1            |                 |                  | _                | R/W   | 0     | 0x10  |
| 0x13 | BUCK2CTRL      |           | RAMP      |           | RSVD            | DVS_CTRL         | BUCK2AD         | FPWM            | B2_EN            | NMODE            | R/W   | 0     | 0x49  |
| 0x14 | BUCK2OUT_DVS0  | RSVD      |           | B2 DVS0   |                 |                  |                 |                 |                  | R/W              | 0     | 0x0   |       |
| 0x15 | BUCK2OUT_DVS1  | RSVD      |           |           |                 | B2_0             | DVS1            |                 |                  |                  | R/W   | 0     | 0x00  |
| 0x16 | BUCK3CTRL      |           | RAMP      |           | RSVD            | DVS_CTRL         | BUCK3AD         | FPWM            | B3_EN            | NMODE            | R/W   | 0     | 0x49  |
| 0x17 | BUCK3OUT_DVS0  | RSVD      |           |           |                 | В3_0             | DVS0            |                 |                  |                  | R/W   | 0     | 0x10  |
| 0x18 | BUCK3OUT DVS1  | RSVD      |           |           |                 | В3 Г             | DVS1            |                 |                  |                  | R/W   | 0     | 0x10  |
| 0x19 | BUCK4CTRL      | RSVD      | RS\       | /D        | RSVD            | RSVD             | BUCK4AD         | FPWM            | B4 EN            | NMODE            | R/W   | 0     | 0x09  |
| 0x1A | BUCK4OUT       | RSVD      |           |           |                 | <u>I</u><br>В4 ( | DUT             |                 |                  |                  | R/W   | 0     | 0x60  |
| 0x1B | BUCK5CTRL      | RSVD      | RS\       | /D        | RSVD            | RSVD             | BUCK5AD         | FPWM            | B5 EN            | NMODE            | R/W   | 0     | 0x09  |
| 0x1C | BUCK5OUT       | RSVD      |           |           |                 | B5 (             | UUT             |                 |                  |                  | R/W   | 0     | 0x30  |
| 0x1D | BUCK6CTRL      | RSVD      | RS\       | /D        | RSVD            | RSVD             | BUCK6AD         | FPWM            | B6 EN            | NMODE            | R/W   | 0     | 0x09  |
| 0x1E | BUCK6OUT       | RSVD      |           |           |                 | B6 (             |                 |                 |                  |                  | R/W   | 0     | 0x14  |
| 0x20 | LDO_AD_CTRL    | LDO1 AD   | RS\       | /D        | RSVD            | LDO4_AD          | LDO5_AD         | RSVD            | RSVD             | RSVD             | R/W   | 0     | 0xF8  |
| 0x21 | LDO1CTRL       | _         | ENMODE    |           | RSVD            | RSVD             | RSVD            |                 | L1_OUT           |                  | R/W   | 0     | 0xC   |
| 0x22 | RSVD           |           |           |           | 1               | RSVD             | 1               |                 |                  |                  | R/W   | 0     | 0x00  |
| 0x23 | RSVD           |           |           |           |                 | RSVD             |                 |                 |                  |                  | R/W   | 0     | 0x4/  |
| 0x24 | LDO4CTRL       |           | ENMODE    |           | RSVD            | · ·              |                 | L4_OUT          |                  |                  | R/W   | 0     | 0x40  |
| 0x25 | LDO5CTRL L     |           | ENMODE    |           | RSVD            | RSVD             |                 |                 | UT_L             |                  | R/W   | 0     | 0x4F  |
| 0x26 | LDO5CTRL H     | RS\       |           | RSVD      | RSVD            | RSVD             |                 |                 | UT_H             |                  | R/W   | 0     | 0x00  |
| 0x27 | RSVD           |           |           | 1         | 1               | RSVD             |                 |                 | <u> </u>         |                  | R/W   | 0     | 0x00  |
| 0x28 | RSVD           |           |           |           |                 | RSVD             |                 |                 |                  |                  | R/W   | 0     | 0x00  |
| 0x29 | RSVD           |           |           |           |                 | RSVD             |                 |                 |                  |                  | R/W   | 0     | 0x00  |
| 0x2A | LOADSW CTRL    | SW_AD     | RS\       | /D        | RSVD            | SW_SC            | SW              | ОС              | 9.1/2            | VEN              | R/W   | 0     | 0x85  |
| 0x2B | VRFLT1_STS     | SW_OCP    | RS\       |           | BUCK6_<br>FLT   | BUCK5_<br>FLT    | BUCK4_<br>FLT   | BUCK3_<br>FLT   | BUCK2_<br>FLT    | BUCK1_<br>FLT    | R/W/C | s     | 0x00  |
| 0x2C | VRFLT2 STS     | RSVD      | RS\       | /D        | RSVD            | LDO5_FLT         | LDO4_FLT        | RSVD            | RSVD             | LDO1 FLT         | R/W/C | S     | 0x00  |
| 0x2D | VRFLT1_MASK    | RSVD      | RS\       |           | BUCK6_<br>FLT M | BUCK5_<br>FLT_M  | BUCK4_<br>FLT_M | BUCK3_<br>FLT_M | BUCK2_<br>FLT_M  | BUCK1_<br>FLT_M  | R/W   | s     | 0x3F  |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 18. Register map...continued

All BUCK3 registers are not responsive under dual-phase configuration

| Add Name | Namo        |      |      |      | Description    |                |      |      |                | R/W | Reset | Reset |
|----------|-------------|------|------|------|----------------|----------------|------|------|----------------|-----|-------|-------|
|          | Name        | B7   | В6   | B5   | B4             | В3             | B2   | B1   | В0             | IV. | Type  | Value |
| 0x2E     | VRFLT2_MASK | RSVD | RSVD | RSVD | LDO5_<br>FLT_M | LDO4_<br>FLT_M | RSVD | RSVD | LDO1_<br>FLT_M | R/W | S     | 0x1F  |

## 8.2 Register details

#### 8.2.1 0x00 Device\_ID

The device identification code stores a unique identifier for each version and/or revision of a PCA9451A, so that the connected processor recognizes it automatically.

Table 19. 0x00 Device ID

| 0x00 - Device_ID |         |      |       | Reset Type                  | S |  |  |  |
|------------------|---------|------|-------|-----------------------------|---|--|--|--|
| Bit              | Name    | Туре | Reset | t Description               |   |  |  |  |
| 7:4              | CHIP_ID | R    | 1001  | Chip ID<br>1001b = PCA9451A |   |  |  |  |
| 3:0              | RSVD    | R    | 0000  | Reserved                    |   |  |  |  |

#### 8.2.2 0x01 INT1

Interrupt source register. Either of unmasked register bits is set to 1, IRQB pin is pulled LOW. This register is Read and Clear.

Table 20. 0x01 INT1

| 0x01 – INT1 |            |      |       | Reset Type                                                                                                           | S   |
|-------------|------------|------|-------|----------------------------------------------------------------------------------------------------------------------|-----|
| Bit         | Name       | Туре | Reset | Description                                                                                                          |     |
| 7           | PWRONI     | R/C  | 0     | PWRON interrupt bit 0b = PWRONS bit has not been changed 1b = PWRONS bit has been changed                            |     |
| 6           | WDOGBI     | R/C  | 0     | WDOGB interrupt bit 0b = WDOG_BS bit has not been changed 1b = WDOG_BS bit has been changed                          |     |
| 5           | RSVD       | R/C  | 0     | Reserved                                                                                                             |     |
| 4           | VR_FLT1I   | R/C  | 0     | Voltage regulator Group1 Fault interrupt 0b = VR_FLT1S bit has not been changed 1b = VR_FLT1S bit has been changed   |     |
| 3           | VR_FLT2I   | R/C  | 0     | Voltage regulator Group2 Fault interrupt  0b = VR_FLT2S bit has not been changed  1b = VR FLT2S bit has been changed |     |
| 2           | LOWVSYSI   | R/C  | 0     | Low-SYS Voltage interrupt bit  0b = LOWVSYSS bit has not been changed  1b = LOWVSYSS bit has been changed            |     |
| 1           | THERM_105I | R/C  | 0     | Die temperature 105 °C interrupt 0b = THERM_105S bit has not bee 1b = THERM_105S bit has been ch                     | o . |

PCA9451A

## Power management IC for i.MX 93x application processor

Table 20. 0x01 INT1...continued

| 0x01 – INT1 |            |      |       | Reset Type                                                                                             | S   |
|-------------|------------|------|-------|--------------------------------------------------------------------------------------------------------|-----|
| Bit         | Name       | Туре | Reset | Description                                                                                            |     |
| 0           | THERM_125I | R/C  | l     | Die temperature 125 °C interrupt<br>0b = THERM_125S bit has not bee<br>1b = THERM_125S bit has been ch | · · |

## 8.2.3 0x02 INT1\_MSK

The INT1\_MSK register enables the masking (disabling) of the different interrupt signals of register INT1. When unmasked, interrupt events trigger the IRQB pin to be pulled LOW when the matching flag bit in the register INT1 is set.

Table 21. 0x02 INT1 MSK

| 0x02 | - INT1_MSK  |      |       | Reset Type                                                                                   | S |
|------|-------------|------|-------|----------------------------------------------------------------------------------------------|---|
| Bit  | Name        | Type | Reset | Description                                                                                  |   |
| 7    | PWRON_M     | R/W  | 1     | PWRONI interrupt mask bit 0b = Enable PWRONI interrupt 1b = Mask PWRONI interrupt            |   |
| 6    | WDOGB_M     | R/W  | 1     | WDOGBI interrupt mask bit 0b = Enable WDOGBI interrupt 1b = Mask WDOGBI interrupt            |   |
| 5    | RSVD        | R/W  | 1     | Reserved                                                                                     |   |
| 4    | VR_FLT1_M   | R/W  | 1     | VR_FLT1I interrupt mask bit 0b = Enable VR_FLT1I interrupt 1b = Mask VR_FLT1I interrupt      |   |
| 3    | VR_FLT2_M   | R/W  | 1     | VR_FLT2I interrupt mask bit 0b = Enable VR_FLT2I interrupt 1b = Mask VR_FLT2I interrupt      |   |
| 2    | LOWVSYS_M   | R/W  | 1     | LOWVINI interrupt mask bit  0b = Enable LOWVINI interrupt  1b = Mask LOWVINI interrupt       |   |
| 1    | THERM_105_M | R/W  | 1     | THERM_105 interrupt mask bit 0b = Enable THERM_105 interrupt 1b = Mask THERM_105 interrupt   |   |
| 0    | THERM_125_M | R/W  | 1     | THERM_125 interrupt mask bit  0b = Enable THERM_125 interrupt  1b = Mask THERM_125 interrupt |   |

#### 8.2.4 0x03 STATUS1

STATUS1 register shows status. Any status bit change set corresponding interrupt bit to 1.

Table 22. 0x03 STATUS1

| 0x03 - STATUS1 |                     |   |             | Reset Type                                 | S |
|----------------|---------------------|---|-------------|--------------------------------------------|---|
| Bit            | Bit Name Type Reset |   | Description |                                            |   |
| 7              | PWRONS              | R | 0           | PMIC_ON_REQ pin status after debounce time |   |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 22. 0x03 STATUS1...continued

| 0x03 - STATUS1 |            |      |       | Reset Type                                                                                                                                       | S           |  |
|----------------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| Bit            | Name       | Туре | Reset | Description                                                                                                                                      | Description |  |
|                |            |      |       | 0b = PMIC_ON_REQ pin is low<br>1b = PMIC_ON_REQ pin is high                                                                                      |             |  |
| 6              | WDOG_BS    | R    | 0     | WDOG_B pin status <b>0b = WDOG_B pin is low</b> 1b = WDOG_B pin is high                                                                          |             |  |
| 5              | RSVD       | R    | 0     | Reserved                                                                                                                                         |             |  |
| 4              | VR_FLT1S   | R    | 0     | Voltage Regulator Fault status, See 0x2B Register. <b>0b = All voltage regulators are OK</b> 1b = Either of voltage regulators is in Fault state |             |  |
| 3              | VR_FLT2S   | R    | 0     | Voltage Regulator POK status, See 0x2C Registers. <b>0b = All voltage regulators are OK</b> 1b = Either of voltage regulators is in Fault state  |             |  |
| 2              | LOWVSYSS   | R    | 0     | VSYS low voltage status <b>0b = VSYS &gt; Low VSYS threshol</b> 1b = VSYS ≤ Low VSYS threshold                                                   |             |  |
| 1              | THERM_105S | R    | 0     | Die temperature 105 °C statue <b>0b = Die temperature is below 105 °C</b> 1b = Die temperature is above 105 °C                                   |             |  |
| 0              | THERM_125S | R    | 0     | Die temperature 125 °C statue <b>0b = Die temperature is below 125 °C</b> 1b = Die temperature is above 125 °C                                   |             |  |

## 8.2.5 0x04 STATUS2

STATUS1 register shows current PCA9451A power mode.

Table 23. 0x04 STATUS2

| 0x04 | 0x04 - STATUS2 |      |       | Reset Type                                                                                                                                                                                                         | S1 |
|------|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Bit  | Name           | Туре | Reset | Description                                                                                                                                                                                                        |    |
| 7:4  | RSVD           | R    | 0000  | Reserved                                                                                                                                                                                                           |    |
| 3:0  | POWER_STATUS   | R    | 0000  | Current PCA9451A power status 0000b = OFF 0001b = READY 0010b = SNVS 0011b = PWRUP 0100b = RUN 0101b = STANDBY 0110b = PWRDN 0111b = WARM RESET 1000b = COLD RESET 1001b = FAULT Shutdown 1010b - 1111b = Reserved |    |

## Power management IC for i.MX 93x application processor

## 8.2.6 0x05 PWRON\_STAT

Power ON source register. It is latched to 1 until the bit is read back.

Table 24. 0x05 PWRON\_STAT

| 0x05 – PWRON_STAT |          |      |       | Reset Type                                                                                             | S             |
|-------------------|----------|------|-------|--------------------------------------------------------------------------------------------------------|---------------|
| Bit               | Name     | Туре | Reset | Description                                                                                            |               |
| 7                 | PWRON    | R/C  | 0     | 1b = Power ON triggered by PMIC_ON_REQ. This bit will be set right after completing power-up sequence. |               |
| 6                 | WDOG     | R/C  | 0     | 1b = This bit is set after cold reset by WDOGB pin                                                     |               |
| 5                 | SW_RST   | R/C  | 0     | 1b = This bit is set after cold reset by SW_RST bit                                                    |               |
| 4                 | PMIC_RST | R/C  | 0     | 1b = This bit is set after cold reset t                                                                | by PMIC_RST_B |
| 3                 | RSVD     | R/C  | 0     | Reserved                                                                                               |               |
| 2                 | RSVD     | R/C  | 0     | Reserved                                                                                               |               |
| 1                 | RSVD     | R/C  | 0     | Reserved                                                                                               |               |
| 0                 | RSVD     | R/C  | 0     | Reserved                                                                                               |               |

## 8.2.7 0x06 SW\_RST

Software reset register

Table 25. 0x06 SW\_RST

| 0x06 - SW_RST |        |      |       | Reset Type                                                                                                                                                                                                                                  | 0                                                       |
|---------------|--------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| Bit           | Name   | Туре | Reset | Description                                                                                                                                                                                                                                 |                                                         |
| 7:0           | SW_RST | R/W  | 0x00  | Software reset register. This register writing the value.  0x00 = No action  0x05 = Reset all registers to defaul  0x14 = Cold reset (Power recycle at 0x35 = Warm Reset (Toggle POR_0x64 = Cold reset (Power recycle at 0thers = No action | It value<br>all regulators except LDO1)<br>B for 20 ms) |

## 8.2.8 0x07 PWR\_CTRL

Debounce timer configuration register.

Table 26. 0x07 PWR\_CTRL

| 0x07 – PWR_CTRL |                    |     |             | Reset Type                                                                                          | S               |
|-----------------|--------------------|-----|-------------|-----------------------------------------------------------------------------------------------------|-----------------|
| Bit             | it Name Type Reset |     | Description |                                                                                                     |                 |
| 7:6             | Ton_Deb            | R/W | 01          | Debounce time for PMIC_ON_REG<br>00b = 120 µs<br><b>01b = 20 ms</b><br>10b = 100 ms<br>11b = 750 ms | ) high.         |
| 5               | Toff_Deb           | R/W | 1           | Debounce time for PMIC_ON_REC                                                                       | is asserted LOW |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 26. 0x07 PWR\_CTRL...continued

| 0x07 | 0x07 – PWR_CTRL |       |       | Reset Type                           | S                |  |
|------|-----------------|-------|-------|--------------------------------------|------------------|--|
| Bit  | Name            | Туре  | Reset | Description                          |                  |  |
|      |                 |       |       | 1b = 2 ms                            |                  |  |
|      |                 |       |       | Time step configuration during pow   | er-on sequence   |  |
|      |                 |       |       | 00b = 1 ms                           |                  |  |
| 4:3  | Tstep           | R/W   | 01    | 01b = 2 ms                           |                  |  |
|      |                 |       |       | 10b = 4 ms                           |                  |  |
|      |                 |       |       | 11b = 8 ms                           |                  |  |
|      |                 |       |       | Time step configuration during pow   | er down sequence |  |
|      |                 |       |       | 00b = 2 ms                           |                  |  |
| 2:1  | Toff_step       | R/W   | 10    | 01b = 4 ms                           |                  |  |
|      |                 |       |       | 10b = 8 ms                           |                  |  |
|      |                 |       |       | 11b = 16 ms                          |                  |  |
|      |                 | R/W 0 |       | Time to stay off regulators during C | old reset        |  |
| 0    | Trestart        |       | 0     | 0b = 250 ms                          |                  |  |
|      |                 |       |       | 1b = 500 ms                          |                  |  |

## 8.2.9 0x08 RESET\_CTRL

Reset behavior configuration register

Table 27. 0x08 RESET\_CTRL

| 0x08 - RESET_CTRL |                |      |       | Reset Type                                                                                                                                                                                                                                                                 | S |
|-------------------|----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Bit               | Name           | Туре | Reset | Description                                                                                                                                                                                                                                                                |   |
| 7:6               | WDOG_B_CFG     | R/W  | 00    | When WDOG_B is asserted LOW, PMIC reset behavior <b>00b = WDOG_B reset is disabled</b> 01b = Warm Reset, POR_B pin is asserted LOW for 20 ms  10b = Cold Reset, All voltage regulators are recycled except LDO1  11b = Cold Reset, All voltage regulators are recycled     |   |
| 5:4               | PMIC_RST_CFG   | R/W  | 10    | When PMIC_RST_B is asserted LOW, PMIC reset behavior  00b = PMIC_RST_B reset is disabled  01b = Warm Reset, POR_B pin is asserted LOW for 20 ms  10b = Cold Reset, All voltage regulators are recycled except  LDO1  11b = Cold Reset, All voltage regulators are recycled |   |
| 3                 | RSVD           | R/W  | 0     | Reserved                                                                                                                                                                                                                                                                   |   |
| 2:0               | T_PMIC_RST_DEB | R/W  | 001   | Reserved  PMIC_RST_B debounce time  000b = 10 ms  001b = 50 ms  010b = 100 ms  011b = 500 ms  100b = 1 sec  101b = 2 sec  110b = 4 sec  111b = 8 sec                                                                                                                       |   |

Power management IC for i.MX 93x application processor

#### 8.2.10 0x09 CONFIG1

VSYS\_UVLO and LOW VSYS configuration register

Table 28. 0x09 CONFIG1

|                | Table 26. UXU9 CONFIGT |      |       |                                                                                                    |                                                            |  |  |  |  |
|----------------|------------------------|------|-------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|--|--|--|
| 0x09 – CONFIG1 |                        |      |       | Reset Type                                                                                         | S1                                                         |  |  |  |  |
| Bit            | Name                   | Type | Reset | Description                                                                                        |                                                            |  |  |  |  |
| 7:6            | LOW_VSYS               | R/W  | 01    | Low VSYS threshold above V <sub>SYS_UVLO</sub> 00b = 100 mV 01b = 200 mV 10b = 300 mV 11b = 400 mV |                                                            |  |  |  |  |
| 5:4            | VSYS_UVLO              | R/W  | 01    | VSYS UVLO threshold<br>00b = 2.85 V<br><b>01b = 3.0 V</b><br>10b = 3.15 V<br>11b = 3.3 V           |                                                            |  |  |  |  |
| 3:2            | RSVD                   | R/W  | 00    | Reserved                                                                                           |                                                            |  |  |  |  |
| 1              | tFLT_SD_WAIT           | R/W  | 0     | Wait time for AP action when regulator fault occurs <b>0b = 100 ms</b> 1b = 120 μs                 |                                                            |  |  |  |  |
| 0              | THERM_SD_DIS           | R/W  | 0     | Thermal shutdown disable bit <b>0b = Enable Thermal shutdown</b> 1b = Disable Thermal shutdown     | Thermal shutdown disable bit  0b = Enable Thermal shutdown |  |  |  |  |

## 8.2.11 0x0A CONFIG2

I<sup>2</sup>C level translator control register

Table 29. 0x0A CONFIG2

| 0x0A | 0x0A – CONFIG2 |      |       | Reset Type                                                                                                                                                   | 0 |
|------|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Bit  | Name           | Туре | Reset | Description                                                                                                                                                  |   |
| 7    | RSVD           | R/W  | 0     | Reserved                                                                                                                                                     |   |
| 6:4  | RSVD           | R/W  | 000   | Reserved                                                                                                                                                     |   |
| 3:2  | RSVD           | R/W  | 00    | Reserved                                                                                                                                                     |   |
| 1:0  | I2C_LT_EN      | R/W  | 00    | I <sup>2</sup> C level translator enable <b>00b = Forcedly Disable</b> 01b = Enable only when STANDBY  10b = Enable only when RUN mod  11b = Forcedly enable |   |

## 8.2.12 0x0C BUCK123\_DVS

BUCK1, BUCK2, BUCK3 DVS control register with preset value

## Power management IC for i.MX 93x application processor

Table 30. 0x0C BUCK123\_DVS

All BUCK3 registers are not responsive under dual-phase configuration.

| 0x0C - BUCK123_DVS |               |      |       | Reset Type                                                                                                                                                        | 0 |
|--------------------|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Bit                | Name          | Туре | Reset | Description                                                                                                                                                       |   |
| 7                  | PRESET_EN     | R/W  | 1     | BUCK123 output voltage selection  0b = BUCK voltage is determined by each BUCKxOUT_DVS0 or BUCKxOUT_DVS1.  1b = BUCK voltage is determined by Bx_DVS_PRESET bits. |   |
| 6:5                | B3_DVS_PRESET | R/W  | 01    | BUCK3 Preset voltage option<br>00b = 0.80 V<br><b>01b = 0.85 V</b><br>10b = 0.90 V<br>11b = 0.95 V                                                                |   |
| 4:3                | B1_DVS_PRESET | R/W  | 01    | BUCK1 (SOC) Preset voltage option<br>00b = 0.80 V<br><b>01b = 0.85 V</b><br>10b = 0.90 V<br>11b = 0.95 V                                                          |   |
| 2:0                | B2_DVS_PRESET | R/W  | 000   | BUCK2 Preset voltage option<br>000b = 0.6 V<br>001b = 0.7 V<br>010b = 0.8 V<br>011b = 0.9 V<br>100b - 111b = 1.1 V                                                |   |

## 8.2.13 0x0D BUCK1OUT\_LIMIT

BUCK1 output voltage limit register

Table 31. 0x0D BUCK1OUT\_LIMIT

| 0x0D - BUCK1OUT_LIMIT |                     |     |             | Reset Type                                                                                      | 0 |
|-----------------------|---------------------|-----|-------------|-------------------------------------------------------------------------------------------------|---|
| Bit                   | Bit Name Type Reset |     | Description |                                                                                                 |   |
| 7                     | RSVD                | R/W | 0           | Reserved                                                                                        |   |
| 6:0                   | B1_LIMIT            | R/W | 001<br>1100 | BUCK1 output voltage limit Programmable from 0.65 V to 2.2375 V in 12.5 mV step Default = 1.0 V |   |

## 8.2.14 0x0E BUCK2OUT\_LIMIT

BUCK2 output voltage limit register

Table 32. 0x0E BUCK2OUT LIMIT

| idolo del diver bookedo i _Elimi |                     |     |             |                                                             |                      |  |  |
|----------------------------------|---------------------|-----|-------------|-------------------------------------------------------------|----------------------|--|--|
| 0x0E - BUCK2OUT_LIMIT            |                     |     |             | Reset Type                                                  | 0                    |  |  |
| Bit                              | Bit Name Type Reset |     | Description |                                                             |                      |  |  |
| 7                                | RSVD R/W 0          |     | Reserved    |                                                             |                      |  |  |
| 6:0                              | B2_LIMIT            | R/W | 4000        | BUCK2 output voltage limit Programmable from 0.60 V to 2.18 | 75 V in 12.5 mV step |  |  |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 32. 0x0E BUCK2OUT\_LIMIT...continued

| 0x0E - BUCK2OUT_LIMIT |                     |  |             | Reset Type      | 0 |
|-----------------------|---------------------|--|-------------|-----------------|---|
| Bit                   | Bit Name Type Reset |  | Description |                 |   |
|                       |                     |  |             | Default = 1.1 V |   |

## 8.2.15 0x0F BUCK3OUT\_LIMIT

BUCK3 output voltage limit register.

Table 33. 0x0F BUCK3OUT\_LIMIT

All BUCK3 registers are not responsive under dual-phase configuration.

| 0x0F - BUCK3OUT_LIMIT |          |      |             | Reset Type                                                                                      | 0 |
|-----------------------|----------|------|-------------|-------------------------------------------------------------------------------------------------|---|
| Bit                   | Name     | Туре | Reset       | Description                                                                                     |   |
| 7                     | RSVD     | R/W  | 0           | Reserved                                                                                        |   |
| 6:0                   | B3_LIMIT | R/W  | 001<br>1100 | BUCK3 output voltage limit Programmable from 0.65 V to 2.2375 V in 12.5 mV step Default = 1.0 V |   |

#### 8.2.16 0x10 BUCK1CTRL

BUCK1 control register for Ramp, DVS control, Active discharge, FPWM and Enable.

Table 34. 0x10 BUCK1CTRL

| 0x10 - BUCK1CTRL |           |      |       | Reset Type                                                                                                                                                                              | 0 |
|------------------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Bit              | Name      | Туре | Reset | Description                                                                                                                                                                             |   |
| 7:6              | RAMP      | R/W  | 01    | Buck1 DVS speed<br>$00b = 25 \text{ mV} / 1  \mu\text{s}$<br>$01b = 25 \text{ mV} / 2  \mu\text{s}$<br>$10b = 25 \text{ mV} / 4  \mu\text{s}$<br>$11b = 25 \text{ mV} / 8  \mu\text{s}$ |   |
| 5                | RSVD      | R/W  | 0     | Reserved                                                                                                                                                                                |   |
| 4                | DVS_CTRL  | R/W  | 0     | DVS Control configuration  0b = BUCK voltage is determined by BUCK1VOUT_DVS0 register regardless of PMIC_STBY_REQ  1b = DVS control through PMIC_STBY_REQ                               |   |
| 3                | BUCK1AD   | R/W  | 1     | Buck1 Active discharge 0b = Always disable Active dischar 1b = Enable Active discharge res                                                                                              |   |
| 2                | FPWM      | R/W  | 0     | Forced PWM mode <b>0b = Automatic PFM and PWM mode transition</b> 1b = Forced PWM mode                                                                                                  |   |
| 1:0              | B1_ENMODE | R/W  | 01    | Buck1 enable mode  00b = OFF  01b = ON by PMIC_ON_REQ = H  10b = ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L  11b = Reserved                                                             |   |

Power management IC for i.MX 93x application processor

## 8.2.17 0x11 BUCK1OUT\_DVS0

BUCK1 DVS output voltage PMIC\_STBY\_REQ = L

Table 35. 0x11 BUCK1OUT\_DVS0

| 0x11 - BUCK1OUT_DVS0 |         |      |             | Reset Type                                                                                      | 0 |
|----------------------|---------|------|-------------|-------------------------------------------------------------------------------------------------|---|
| Bit                  | Name    | Туре | Reset       | Description                                                                                     |   |
| 7                    | RSVD    | R/W  | 0           | Reserved                                                                                        |   |
| 6:0                  | B1_DVS0 | R/W  | 001<br>0000 | BUCK1 DVS0 Output voltage Programmable from 0.65 V to 2.2375 V in 12.5 mV step Default = 0.85 V |   |

## 8.2.18 0x12 BUCK1OUT\_DVS1

BUCK1 DVS output voltage PMIC\_STBY\_REQ = H

Table 36. 0x12 BUCK1OUT\_DVS1

| 0x12 - BUCK1OUT_DVS1 |         |      |             | Reset Type                                                                                      | 0 |
|----------------------|---------|------|-------------|-------------------------------------------------------------------------------------------------|---|
| Bit                  | Name    | Туре | Reset       | Description                                                                                     |   |
| 7                    | RSVD    | R/W  | 0           | Reserved                                                                                        |   |
| 6:0                  | B1_DVS1 | R/W  | 001<br>0000 | BUCK1 DVS1 Output voltage Programmable from 0.65 V to 2.2375 V in 12.5 mV step Default = 0.85 V |   |

## 8.2.19 0x13 BUCK2CTRL

BUCK2 control register for Ramp, DVS control, Active discharge, FPWM, and Enable.

Table 37. 0x13 BUCK2CTRL

| 0x13 | 0x13 - BUCK2CTRL |      |       | Reset Type                                                                                                                                          | 0               |
|------|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Bit  | Name             | Туре | Reset | Description                                                                                                                                         |                 |
| 7:6  | RAMP             | R/W  | 01    | Buck2 DVS speed<br>00b = 25 mV / 1 μs<br><b>01b = 25 mV / 2 μs</b><br>10b = 25 mV / 4 μs<br>11b = 25 mV / 8 μs                                      |                 |
| 5    | RSVD             | R/W  | 0     | Reserved                                                                                                                                            |                 |
| 4    | DVS_CTRL         | R/W  | 0     | DVS Control configuration  0b = BUCK2VOUT_DVS0 register determines BUCK voltage regardless of PMIC_STBY_REQ  1b = DVS control through PMIC_STBY_REQ |                 |
| 3    | BUCK2AD          | R/W  | 1     | Buck2 Active discharge  0b = Always disable Active discharge resistor  1b = Enable Active discharge resistor when regulator is OFF                  |                 |
| 2    | FPWM             | R/W  | 0     | Forced PWM mode <b>0b = Automatic PFM and PWM m</b> 1b = Forced PWM mode                                                                            | node transition |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 37. 0x13 BUCK2CTRL...continued

| 0x13 – BUCK2CTRL |           |                 |    | Reset Type                                                                                                              | 0                    |
|------------------|-----------|-----------------|----|-------------------------------------------------------------------------------------------------------------------------|----------------------|
| Bit              | Name      | Name Type Reset |    | Description                                                                                                             |                      |
| 1:0              | B2_ENMODE | R/W             | 01 | Buck2 enable mode<br>00b = OFF<br><b>01b = ON by PMIC_ON_REQ = H</b><br>10b = ON by PMIC_ON_REQ = H &<br>11b = Reserved | && PMIC_STBY_REQ = L |

## 8.2.20 0x14 BUCK2OUT\_DVS0

BUCK2 DVS output voltage PMIC\_STBY\_REQ = L

Table 38. 0x14 BUCK2OUT\_DVS0

| 0x14                | 0x14 - BUCK2OUT_DVS0 |     |             | Reset Type                                                                  | 0                    |  |  |
|---------------------|----------------------|-----|-------------|-----------------------------------------------------------------------------|----------------------|--|--|
| Bit Name Type Reset |                      |     | Reset       | Description                                                                 |                      |  |  |
| 7                   | RSVD                 | R/W | 0           | Reserved                                                                    |                      |  |  |
| 6:0                 | B2_DVS0              | R/W | 000<br>0000 | BUCK2 DVS0 Output voltage Programmable from 0.60 V to 2.187 Default = 0.6 V | 75 V in 12.5 mV step |  |  |

## 8.2.21 0x15 BUCK2OUT\_DVS1

BUCK2 DVS output voltage PMIC\_STBY\_REQ = H

Table 39. 0x15 BUCK2OUT DVS1

| 0x15 - BUCK2OUT_DVS1 |         |     |             | Reset Type                                                                  | 0                    |  |
|----------------------|---------|-----|-------------|-----------------------------------------------------------------------------|----------------------|--|
| Bit Name Type Reset  |         |     | Reset       | Description                                                                 |                      |  |
| 7                    | RSVD    | R/W | 0           | Reserved                                                                    |                      |  |
| 6:0                  | B2_DVS1 | R/W | 000<br>0000 | BUCK2 DVS1 Output voltage Programmable from 0.60 V to 2.187 Default = 0.6 V | 75 V in 12.5 mV step |  |

#### 8.2.22 0x16 BUCK3CTRL

BUCK3 control register for Ramp, DVS control, Active discharge, FPWM, and Enable.

Table 40. 0x16 BUCK3CTRL

All BUCK3 registers are not responsive under dual-phase configuration.

| 0x16 | 0x16 - BUCK3CTRL    |     |    | Reset Type                                                                                                     | 0 |  |
|------|---------------------|-----|----|----------------------------------------------------------------------------------------------------------------|---|--|
| Bit  | Bit Name Type Reset |     |    | Description                                                                                                    |   |  |
| 7:6  | RAMP                | R/W | 01 | Buck3 DVS speed<br>00b = 25 mV / 1 μs<br><b>01b = 25 mV / 2 μs</b><br>10b = 25 mV / 4 μs<br>11b = 25 mV / 8 μs |   |  |
| 5    | RSVD                | R/W | 0  | Reserved                                                                                                       |   |  |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 40. 0x16 BUCK3CTRL...continued

All BUCK3 registers are not responsive under dual-phase configuration.

| 0x16 | 0x16 - BUCK3CTRL |      |       | Reset Type                                                                                                                                                | 0                    |  |
|------|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--|
| Bit  | Name             | Туре | Reset | Description                                                                                                                                               |                      |  |
| 4    | DVS_CTRL         | R/W  | 0     | DVS Control configuration <b>0b = BUCK3VOUT_DVS0</b> register determines BUCK voltage regardless of PMIC_STBY_REQ  1b = DVS control through PMIC_STBY_REQ |                      |  |
| 3    | BUCK3AD          | R/W  | 1     | Buck3 Active discharge  0b = Always disable Active discharge resistor  1b = Enable Active discharge resistor when regulator is OFF                        |                      |  |
| 2    | FPWM             | R/W  | 0     | Forced PWM mode <b>0b = Automatic PFM and PWM m</b> 1b = Forced PWM mode                                                                                  | ode transition       |  |
| 1:0  | B3_ENMODE        | R/W  | 01    | Buck3 enable mode<br>00b = OFF<br><b>01b = ON by PMIC_ON_REQ = H</b><br>10b = ON by PMIC_ON_REQ = H<br>11b = Reserved                                     | && PMIC_STBY_REQ = L |  |

## 8.2.23 0x17 BUCK3OUT\_DVS0

BUCK3 DVS output voltage PMIC\_STBY\_REQ = L

Table 41. 0x17 BUCK3OUT\_DVS0

All BUCK3 registers are not responsive under dual-phase configuration.

| 0x17 - BUCK3OUT_DVS0 |                    |     |             | Reset Type                                                                        | 0                    |  |  |
|----------------------|--------------------|-----|-------------|-----------------------------------------------------------------------------------|----------------------|--|--|
| Bit                  | it Name Type Reset |     |             | Description                                                                       |                      |  |  |
| 7                    | RSVD               | R/W | 0           | Reserved                                                                          |                      |  |  |
| 6:0                  | B3_DVS0            | R/W | 001<br>0000 | BUCK3 DVS0 Output voltage<br>Programmable from 0.65 V to 2.23<br>Default = 0.85 V | 75 V in 12.5 mV step |  |  |

## 8.2.24 0x18 BUCK3OUT\_DVS1

BUCK3 DVS output voltage PMIC\_STBY\_REQ = H

## Table 42. 0x18 BUCK3OUT\_DVS1

All BUCK3 registers are not responsive under dual-phase configuration.

| 0x18 - BUCK3OUT_DVS1 |                     |     |             | Reset Type                                                                  | 0                    |  |  |
|----------------------|---------------------|-----|-------------|-----------------------------------------------------------------------------|----------------------|--|--|
| Bit                  | Bit Name Type Reset |     |             | Description                                                                 |                      |  |  |
| 7                    | RSVD                | R/W | 0           | Reserved                                                                    |                      |  |  |
| 6:0                  | B3_DVS1             | R/W | 001<br>0000 | BUCK3 DVS1 Output voltage Programmable from 0.60 V to 2.187 Default = 0.8 V | 75 V in 12.5 mV step |  |  |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 42. 0x18 BUCK3OUT\_DVS1...continued

All BUCK3 registers are not responsive under dual-phase configuration.

| 0x18 · | 0x18 - BUCK3OUT_DVS1 |      |       | Reset Type                                                                         | 0                    |  |
|--------|----------------------|------|-------|------------------------------------------------------------------------------------|----------------------|--|
| Bit    | Name                 | Туре | Reset | Description                                                                        |                      |  |
| 6:0    | B3_DVS1              | R/W  | INN1  | BUCK3 DVS1 Output voltage<br>Programmable from 0.65 V to 2.237<br>Default = 0.85 V | 75 V in 12.5 mV step |  |

Table 43. BUCK1, BUCK3 Output voltage table

|      | - ,      |             |          |      |          |      |          |
|------|----------|-------------|----------|------|----------|------|----------|
| Code | Voltage  | Code        | Voltage  | Code | Voltage  | Code | Voltage  |
| 0x00 | 0.6500 V | 0x20        | 1.0500 V | 0x40 | 1.4500 V | 0x60 | 1.8500 V |
| 0x01 | 0.6625 V | 0x21        | 1.0625 V | 0x41 | 1.4625 V | 0x61 | 1.8625 V |
| 0x02 | 0.6750 V | 0x22        | 1.0750 V | 0x42 | 1.4750 V | 0x62 | 1.8750 V |
| 0x03 | 0.6875 V | 0x23        | 1.0875 V | 0x43 | 1.4875 V | 0x63 | 1.8875 V |
| 0x04 | 0.7000 V | 0x24        | 1.1000 V | 0x44 | 1.5000 V | 0x64 | 1.9000 V |
| 0x05 | 0.7125 V | 0x25        | 1.1125 V | 0x45 | 1.5125 V | 0x65 | 1.9125 V |
| 0x06 | 0.7250 V | 0x26        | 1.1250 V | 0x46 | 1.5250 V | 0x66 | 1.9250 V |
| 0x07 | 0.7375 V | 0x27        | 1.1375 V | 0x47 | 1.5375 V | 0x67 | 1.9375 V |
| 0x08 | 0.7500 V | 0x28        | 1.1500 V | 0x48 | 1.5500 V | 0x68 | 1.9500 V |
| 0x09 | 0.7625 V | 0x29        | 1.1625 V | 0x49 | 1.5625 V | 0x69 | 1.9625 V |
| 0x0A | 0.7750 V | 0x2A        | 1.1750 V | 0x4A | 1.5750 V | 0x6A | 1.9750 V |
| 0x0B | 0.7875 V | 0x2B        | 1.1875 V | 0x4B | 1.5875 V | 0x6B | 1.9875 V |
| 0x0C | 0.8000 V | 0x2C        | 1.2000 V | 0x4C | 1.6000 V | 0x6C | 2.0000 V |
| 0x0D | 0.8125 V | 0x2D        | 1.2125 V | 0x4D | 1.6125 V | 0x6D | 2.0125 V |
| 0x0E | 0.8250 V | 0x2E        | 1.2250 V | 0x4E | 1.6250 V | 0x6E | 2.0250 V |
| 0x0F | 0.8375 V | 0x2F        | 1.2375 V | 0x4F | 1.6375 V | 0x6F | 2.0375 V |
| 0x10 | 0.8500 V | 0x30        | 1.2500 V | 0x50 | 1.6500 V | 0x70 | 2.0500 V |
| 0x11 | 0.8625 V | 0x31        | 1.2625 V | 0x51 | 1.6625 V | 0x71 | 2.0625 V |
| 0x12 | 0.8750 V | 0x32        | 1.2750 V | 0x52 | 1.6750 V | 0x72 | 2.0750 V |
| 0x13 | 0.8875 V | 0x33        | 1.2875 V | 0x53 | 1.6875 V | 0x73 | 2.0875 V |
| 0x14 | 0.9000 V | 0x34        | 1.3000 V | 0x54 | 1.7000 V | 0x74 | 2.1000 V |
| 0x15 | 0.9125 V | 0x35        | 1.3125 V | 0x55 | 1.7125 V | 0x75 | 2.1125 V |
| 0x16 | 0.9250 V | 0x36        | 1.3250 V | 0x56 | 1.7250 V | 0x76 | 2.1250 V |
| 0x17 | 0.9375 V | 0x37        | 1.3375 V | 0x57 | 1.7375 V | 0x77 | 2.1375 V |
| 0x18 | 0.9500 V | 0x38        | 1.3500 V | 0x58 | 1.7500 V | 0x78 | 2.1500 V |
| 0x19 | 0.9625 V | 0x39        | 1.3625 V | 0x59 | 1.7625 V | 0x79 | 2.1625 V |
| 0x1A | 0.9750 V | 0x3A        | 1.3750 V | 0x5A | 1.7750 V | 0x7A | 2.1750 V |
| 0x1B | 0.9875 V | 0x3B        | 1.3875 V | 0x5B | 1.7875 V | 0x7B | 2.1875 V |
|      |          | <del></del> | •        | •    |          | •    |          |

## Power management IC for i.MX 93x application processor

Table 43. BUCK1, BUCK3 Output voltage table...continued

| Code | Voltage  | Code | Voltage  | Code | Voltage  | Code | Voltage  |
|------|----------|------|----------|------|----------|------|----------|
| 0x1C | 1.0000 V | 0x3C | 1.4000 V | 0x5C | 1.8000 V | 0x7C | 2.2000 V |
| 0x1D | 1.0125 V | 0x3D | 1.4125 V | 0x5D | 1.8125 V | 0x7D | 2.2125 V |
| 0x1E | 1.0250 V | 0x3E | 1.4250 V | 0x5E | 1.8250 V | 0x7E | 2.2250 V |
| 0x1F | 1.0375 V | 0x3F | 1.4375 V | 0x5F | 1.8375 V | 0x7F | 2.2375 V |

Table 44. BUCK2 Output voltage table

| Code | Voltage  | Code | Voltage  | Code | Voltage  | Code | Voltage  |
|------|----------|------|----------|------|----------|------|----------|
| 0x00 | 0.6000 V | 0x20 | 1.0000 V | 0x40 | 1.4000 V | 0x60 | 1.8000 V |
| 0x01 | 0.6125 V | 0x21 | 1.0125 V | 0x41 | 1.4125 V | 0x61 | 1.8125 V |
| 0x02 | 0.6250 V | 0x22 | 1.0250 V | 0x42 | 1.4250 V | 0x62 | 1.8250 V |
| 0x03 | 0.6375 V | 0x23 | 1.0375 V | 0x43 | 1.4375 V | 0x63 | 1.8375 V |
| 0x04 | 0.6500 V | 0x24 | 1.0500 V | 0x44 | 1.4500 V | 0x64 | 1.8500 V |
| 0x05 | 0.6625 V | 0x25 | 1.0625 V | 0x45 | 1.4625 V | 0x65 | 1.8625 V |
| 0x06 | 0.6750 V | 0x26 | 1.0750 V | 0x46 | 1.4750 V | 0x66 | 1.8750 V |
| 0x07 | 0.6875 V | 0x27 | 1.0875 V | 0x47 | 1.4875 V | 0x67 | 1.8875 V |
| 80x0 | 0.7000 V | 0x28 | 1.1000 V | 0x48 | 1.5000 V | 0x68 | 1.9000 V |
| 0x09 | 0.7125 V | 0x29 | 1.1125 V | 0x49 | 1.5125 V | 0x69 | 1.9125 V |
| 0x0A | 0.7250 V | 0x2A | 1.1250 V | 0x4A | 1.5250 V | 0x6A | 1.9250 V |
| 0x0B | 0.7375 V | 0x2B | 1.1375 V | 0x4B | 1.5375 V | 0x6B | 1.9375 V |
| 0x0C | 0.7500 V | 0x2C | 1.1500 V | 0x4C | 1.5500 V | 0x6C | 1.9500 V |
| 0x0D | 0.7625 V | 0x2D | 1.1625 V | 0x4D | 1.5625 V | 0x6D | 1.9625 V |
| 0x0E | 0.7750 V | 0x2E | 1.1750 V | 0x4E | 1.5750 V | 0x6E | 1.9750 V |
| 0x0F | 0.7875 V | 0x2F | 1.1875 V | 0x4F | 1.5875 V | 0x6F | 1.9875 V |
| 0x10 | 0.8000 V | 0x30 | 1.2000 V | 0x50 | 1.6000 V | 0x70 | 2.0000 V |
| 0x11 | 0.8125 V | 0x31 | 1.2125 V | 0x51 | 1.6125 V | 0x71 | 2.0125 V |
| 0x12 | 0.8250 V | 0x32 | 1.2250 V | 0x52 | 1.6250 V | 0x72 | 2.0250 V |
| 0x13 | 0.8375 V | 0x33 | 1.2375 V | 0x53 | 1.6375 V | 0x73 | 2.0375 V |
| 0x14 | 0.8500 V | 0x34 | 1.2500 V | 0x54 | 1.6500 V | 0x74 | 2.0500 V |
| 0x15 | 0.8625 V | 0x35 | 1.2625 V | 0x55 | 1.6625 V | 0x75 | 2.0625 V |
| 0x16 | 0.8750 V | 0x36 | 1.2750 V | 0x56 | 1.6750 V | 0x76 | 2.0750 V |
| 0x17 | 0.8875 V | 0x37 | 1.2875 V | 0x57 | 1.6875 V | 0x77 | 2.0875 V |
| 0x18 | 0.9000 V | 0x38 | 1.3000 V | 0x58 | 1.7000 V | 0x78 | 2.1000 V |
| 0x19 | 0.9125 V | 0x39 | 1.3125 V | 0x59 | 1.7125 V | 0x79 | 2.1125 V |
| 0x1A | 0.9250 V | 0x3A | 1.3250 V | 0x5A | 1.7250 V | 0x7A | 2.1250 V |
| 0x1B | 0.9375 V | 0x3B | 1.3375 V | 0x5B | 1.7375 V | 0x7B | 2.1375 V |
| 0x1C | 0.9500 V | 0x3C | 1.3500 V | 0x5C | 1.7500 V | 0x7C | 2.1500 V |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 44. BUCK2 Output voltage table...continued

| Code | Voltage  | Code | Voltage  | Code | Voltage  | Code | Voltage  |
|------|----------|------|----------|------|----------|------|----------|
| 0x1D | 0.9625 V | 0x3D | 1.3625 V | 0x5D | 1.7625 V | 0x7D | 2.1625 V |
| 0x1E | 0.9750 V | 0x3E | 1.3750 V | 0x5E | 1.7750 V | 0x7E | 2.1750 V |
| 0x1F | 0.9875 V | 0x3F | 1.3875 V | 0x5F | 1.7875 V | 0x7F | 2.1875 V |

## 8.2.25 0x19 BUCK4CTRL

BUCK4 control register for Active discharge, FPWM and Enable.

Table 45. 0x19 BUCK4CTRL

| 0x19 | - BUCK4CTRL |      |       | Reset Type                                                                                                                         | 0                    |  |
|------|-------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------|----------------------|--|
| Bit  | Name        | Туре | Reset | Description                                                                                                                        |                      |  |
| 7:4  | RSVD        | R/W  | 0000  | Reserved                                                                                                                           |                      |  |
| 3    | BUCK4AD     | R/W  | 1     | Buck4 Active discharge  0b = Always disable Active discharge resistor  1b = Enable Active discharge resistor when regulator is OFF |                      |  |
| 2    | FPWM        | R/W  | 0     | Forced PWM mode  0b = Automatic PFM and PWM mode transition  1b = Forced PWM mode                                                  |                      |  |
| 1:0  | B4_ENMODE   | R/W  | 01    | Buck4 enable mode<br>00b = OFF<br><b>01b = ON by PMIC_ON_REQ = H</b><br>10b = ON by PMIC_ON_REQ = H<br>11b = Reserved              | && PMIC_STBY_REQ = L |  |

#### 8.2.26 0x1A BUCK4OUT

BUCK4 output voltage configuration register

Table 46. 0x1A BUCK4OUT

| 0x1A - BUCK4OUT     |        |             |             | Reset Type                                                            | 0               |
|---------------------|--------|-------------|-------------|-----------------------------------------------------------------------|-----------------|
| Bit Name Type Reset |        | Description |             |                                                                       |                 |
| 7                   | RSVD   | R/W         | 0           | Reserved                                                              |                 |
| 6:0                 | B4_OUT | R/W         | 110<br>1100 | BUCK4 Output voltage Programmable from 0.60 V to 3.40 Default = 3.3 V | V in 25 mV step |

## 8.2.27 0x1B BUCK5CTRL

BUCK5 control register for Active discharge, FPWM, and Enable.

Table 47. 0x1B BUCK5CTRL

| 02 | 0x1B - BUCK5CTRL |      | Reset Type | 0     |             |  |
|----|------------------|------|------------|-------|-------------|--|
| В  | it               | Name | Туре       | Reset | Description |  |
| 7: | 4                | RSVD | R/W        | 0000  | Reserved    |  |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 47. 0x1B BUCK5CTRL...continued

| 0x1B | - BUCK5CTRL         |     |       | Reset Type                                                                                                                         | 0              |  |
|------|---------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------|----------------|--|
| Bit  | Bit Name Type Reset |     | Reset | Description                                                                                                                        |                |  |
| 3    | BUCK5AD             | R/W | 1     | Buck5 Active discharge  0b = Always disable Active discharge resistor  1b = Enable Active discharge resistor when regulator is OFF |                |  |
| 2    | FPWM                | R/W | 0     | Forced PWM mode <b>0b = Automatic PFM and PWM m</b> 1b = Forced PWM mode                                                           | ode transition |  |
| 1:0  | B5_ENMODE           | R/W | 01    | Buck5 enable mode<br>00b = OFF<br><b>01b = ON by PMIC_ON_REQ = H</b><br>10b = ON by PMIC_ON_REQ = H<br>11b = Reserved              |                |  |

#### 8.2.28 0x1C BUCK5OUT

BUCK5 output voltage configuration register

Table 48. 0x1C BUCK5OUT

| 0x1C - BUCK5OUT |                     |     |             | Reset Type                                                            | 0               |  |
|-----------------|---------------------|-----|-------------|-----------------------------------------------------------------------|-----------------|--|
| Bit             | Bit Name Type Reset |     | Description |                                                                       |                 |  |
| 7               | RSVD                | R/W | 0           | Reserved                                                              |                 |  |
| 6:0             | B5_OUT              | R/W | 011<br>0000 | BUCK5 Output voltage Programmable from 0.60 V to 3.40 Default = 1.8 V | V in 25 mV step |  |

#### 8.2.29 0x1D BUCK6CTRL

BUCK6 control register for Active discharge, FPWM, and Enable.

Table 49. 0x1D BUCK6OUT

| 0x1D | - BUCK6OUT          |     |      | Reset Type                                                                                                                         | 0 |  |
|------|---------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Bit  | Bit Name Type Reset |     |      | Description                                                                                                                        |   |  |
| 7:4  | RSVD                | R/W | 0000 | Reserved                                                                                                                           |   |  |
| 3    | BUCK6AD             | R/W | 1    | Buck6 Active discharge  0b = Always disable Active discharge resistor  1b = Enable Active discharge resistor when regulator is OFF |   |  |
| 2    | FPWM                | R/W | 0    | Forced PWM mode <b>0b = Automatic PFM and PWM mode transition</b> 1b = Forced PWM mode                                             |   |  |
| 1:0  | B6_ENMODE           | R/W | 01   | Buck6 enable mode  00b = OFF  01b = ON by PMIC_ON_REQ = H  10b = ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L  11b = Reserved        |   |  |

## Power management IC for i.MX 93x application processor

#### 8.2.30 0x1E BUCK6OUT

BUCK6 output voltage configuration register

Table 50. 0x1E BUCK6CTRL

| 0x1E - BUCK6CTRL    |        |             |     | Reset Type                                                            | 0               |
|---------------------|--------|-------------|-----|-----------------------------------------------------------------------|-----------------|
| Bit Name Type Reset |        | Description |     |                                                                       |                 |
| 7                   | RSVD   | R/W         | 0   | Reserved                                                              |                 |
| 6:0                 | B6_OUT | R/W         | 001 | BUCK6 Output voltage Programmable from 0.60 V to 3.40 Default = 1.1 V | V in 25 mV step |

Table 51. BUCK4, BUCK5, BUCK6 Output voltage table

| Code | Voltage | Code | Voltage | Code | Voltage | Code | Voltage |
|------|---------|------|---------|------|---------|------|---------|
| 0x00 | 0.600 V | 0x20 | 1.400 V | 0x40 | 2.200 V | 0x60 | 3.000 V |
| 0x01 | 0.625 V | 0x21 | 1.425 V | 0x41 | 2.225 V | 0x61 | 3.025 V |
| 0x02 | 0.650 V | 0x22 | 1.450 V | 0x42 | 2.250 V | 0x62 | 3.050 V |
| 0x03 | 0.675 V | 0x23 | 1.475 V | 0x43 | 2.275 V | 0x63 | 3.075 V |
| 0x04 | 0.700 V | 0x24 | 1.500 V | 0x44 | 2.300 V | 0x64 | 3.100 V |
| 0x05 | 0.725 V | 0x25 | 1.525 V | 0x45 | 2.325 V | 0x65 | 3.125 V |
| 0x06 | 0.750 V | 0x26 | 1.550 V | 0x46 | 2.350 V | 0x66 | 3.150 V |
| 0x07 | 0.775 V | 0x27 | 1.575 V | 0x47 | 2.375 V | 0x67 | 3.175 V |
| 80x0 | 0.800 V | 0x28 | 1.600 V | 0x48 | 2.400 V | 0x68 | 3.200 V |
| 0x09 | 0.825 V | 0x29 | 1.625 V | 0x49 | 2.425 V | 0x69 | 3.225 V |
| 0x0A | 0.850 V | 0x2A | 1.650 V | 0x4A | 2.450 V | 0x6A | 3.250 V |
| 0x0B | 0.875 V | 0x2B | 1.675 V | 0x4B | 2.475 V | 0x6B | 3.275 V |
| 0x0C | 0.900 V | 0x2C | 1.700 V | 0x4C | 2.500 V | 0x6C | 3.300 V |
| 0x0D | 0.925 V | 0x2D | 1.725 V | 0x4D | 2.525 V | 0x6D | 3.325 V |
| 0x0E | 0.950 V | 0x2E | 1.750 V | 0x4E | 2.550 V | 0x6E | 3.350 V |
| 0x0F | 0.975 V | 0x2F | 1.775 V | 0x4F | 2.575 V | 0x6F | 3.375 V |
| 0x10 | 1.000 V | 0x30 | 1.800 V | 0x50 | 2.600 V | 0x70 | 3.400 V |
| 0x11 | 1.025 V | 0x31 | 1.825 V | 0x51 | 2.625 V | 0x71 | 3.400 V |
| 0x12 | 1.050 V | 0x32 | 1.850 V | 0x52 | 2.650 V | 0x72 | 3.400 V |
| 0x13 | 1.075 V | 0x33 | 1.875 V | 0x53 | 2.675 V | 0x73 | 3.400 V |
| 0x14 | 1.100 V | 0x34 | 1.900 V | 0x54 | 2.700 V | 0x74 | 3.400 V |
| 0x15 | 1.125 V | 0x35 | 1.925 V | 0x55 | 2.725 V | 0x75 | 3.400 V |
| 0x16 | 1.150 V | 0x36 | 1.950 V | 0x56 | 2.750 V | 0x76 | 3.400 V |
| 0x17 | 1.175 V | 0x37 | 1.975 V | 0x57 | 2.775 V | 0x77 | 3.400 V |
| 0x18 | 1.200 V | 0x38 | 2.000 V | 0x58 | 2.800 V | 0x78 | 3.400 V |
| 0x19 | 1.225 V | 0x39 | 2.025 V | 0x59 | 2.825 V | 0x79 | 3.400 V |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 51. BUCK4, BUCK5, BUCK6 Output voltage table...continued

| Code | Voltage | Code | Voltage | Code | Voltage | Code | Voltage |
|------|---------|------|---------|------|---------|------|---------|
| 0x1A | 1.250 V | 0x3A | 2.050 V | 0x5A | 2.850 V | 0x7A | 3.400 V |
| 0x1B | 1.275 V | 0x3B | 2.075 V | 0x5B | 2.875 V | 0x7B | 3.400 V |
| 0x1C | 1.300 V | 0x3C | 2.100 V | 0x5C | 2.900 V | 0x7C | 3.400 V |
| 0x1D | 1.325 V | 0x3D | 2.125 V | 0x5D | 2.925 V | 0x7D | 3.400 V |
| 0x1E | 1.350 V | 0x3E | 2.150 V | 0x5E | 2.950 V | 0x7E | 3.400 V |
| 0x1F | 1.375 V | 0x3F | 2.175 V | 0x5F | 2.975 V | 0x7F | 3.400 V |

## 8.2.31 0x20 LDO\_AD\_CTRL

LDO active discharge resistor configuration register\

Table 52. 0x20 LDO\_AD\_CTRL

|      | LDC AD CTPI   |      |       | Decet Time                                                                                                                               | 0 |  |
|------|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| UXZU | - LDO_AD_CTRL |      |       | Reset Type                                                                                                                               | 0 |  |
| Bit  | Name          | Туре | Reset | Description                                                                                                                              |   |  |
| 7    | LDO1_AD       | R/W  | 1     | LDO1 Active discharge enable  0b = Always disable Active discharge resistor  1b = Enable Active discharge resistor when regulator is OFF |   |  |
| 6:5  | RSVD          | R/W  | 1     | Reserved                                                                                                                                 |   |  |
| 4    | LDO4_AD       | R/W  | 1     | LDO4 Active discharge enable 0b = Always disable Active discharge res                                                                    | 9 |  |
| 3    | LDO5_AD       | R/W  | 1     | LDO5 Active discharge enable  0b = Always disable Active discharge resistor  1b = Enable Active discharge resistor when regulator is OFF |   |  |
| 2:0  | RSVD          | R/W  | 0     | Reserved                                                                                                                                 |   |  |

#### 8.2.32 0x21 LDO1CTRL

LDO1 control register for enable and voltage

Table 53. 0x21 LDO1CTRL

| 0x21 | - LDO1CTRL |      |       | Reset Type                                                                                                                               | 0                            |
|------|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| Bit  | Name       | Туре | Reset | Description                                                                                                                              |                              |
| 7:6  | ENMODE     | R/W  | 11    | LDO1 Enable mode  00b = OFF  01b = ON by PMIC_ON_REQ = H  10b = ON by PMIC_ON_REQ = H  11b = Always ON  * When LDO1 is turned off, PCA94 |                              |
| 5:3  | RSVD       | R/W  | 000   | Reserved                                                                                                                                 |                              |
| 2:0  | L1_OUT     | R/W  | 010   | LDO1 output voltage Programmable from 1.6 V – 1.9 V, 3 000b = 1.6 V 001b = 1.7 V                                                         | 3.0 V – 3.3 V in 100 mV step |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 53. 0x21 LDO1CTRL...continued

| 0x21 – LDO1CTRL |      |      |       | Reset Type   | 0 |
|-----------------|------|------|-------|--------------|---|
| Bit             | Name | Туре | Reset | Description  |   |
|                 |      |      |       | 010b = 1.8 V |   |
|                 |      |      |       | 011b = 1.9 V |   |
|                 |      |      |       | 100b = 3.0 V |   |
|                 |      |      |       | 101b = 3.1 V |   |
|                 |      |      |       | 110b = 3.2 V |   |
|                 |      |      |       | 111b = 3.3 V |   |

#### 8.2.33 0x24 LDO4CTRL

LDO4 control register for enable and voltage

Table 54. 0x24 LDO4CTRL

| 0x24 - LDO4CTRL |        |      |        | Reset Type                                                                                                                 | 0 |
|-----------------|--------|------|--------|----------------------------------------------------------------------------------------------------------------------------|---|
| Bit             | Name   | Туре | Reset  | Description                                                                                                                |   |
| 7:6             | ENMODE | R/W  | 01     | LDO4 Enable mode  00b = OFF  01b = ON by PMIC_ON_REQ = H  10b = ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L  11b = Reserved |   |
| 5               | RSVD   | R/W  | 0      | Reserved                                                                                                                   |   |
| 4:0             | L4_OUT | R/W  | 0 0000 | LDO4 output voltage Programmable from 0.8 V to 3.3 V in 100 mV step, see <u>Table 55</u>                                   |   |

Table 55. LDO4 output voltage

| 0x00: 0.80 V | 0x8: 1.60 V | 0x10: 2.40 V | 0x18: 3.20 V |
|--------------|-------------|--------------|--------------|
| 0x01: 0.90 V | 0x9: 1.70 V | 0x11: 2.50 V | 0x19: 3.30 V |
| 0x02: 1.00 V | 0xA: 1.80 V | 0x12: 2.60 V | 0x1A: 3.30 V |
| 0x03: 1.10 V | 0xB: 1.90 V | 0x13: 2.70 V | 0x1B: 3.30 V |
| 0x04: 1.20 V | 0xC: 2.00 V | 0x14: 2.80 V | 0x1C: 3.30 V |
| 0x05: 1.30 V | 0xD: 2.10 V | 0x15: 2.90 V | 0x1D: 3.30 V |
| 0x06: 1.40 V | 0xE: 2.20 V | 0x16: 3.00 V | 0x1E: 3.30 V |
| 0x07: 1.50 V | 0xF: 2.30 V | 0x17: 3.10 V | 0x1F: 3.30 V |

## 8.2.34 0x25 LDO5CTRL\_L

LDO5 control register for enable and voltage when SD\_VSEL is LOW.

Table 56. 0x25 LDO5CTRL L

| 0x25 - LDO5CTRL_L |        |      |       | Reset Type                    | 0 |  |
|-------------------|--------|------|-------|-------------------------------|---|--|
| Bit               | Name   | Туре | Reset | Description                   |   |  |
| 7:6               | ENMODE | R/W  | 01    | LDO5 Enable mode<br>00b = OFF |   |  |

PCA9451A All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved.

## Power management IC for i.MX 93x application processor

Table 56. 0x25 LDO5CTRL\_L...continued

| 0x25 | 0x25 – LDO5CTRL_L |     |             | Reset Type                                                                                                  | 0 |
|------|-------------------|-----|-------------|-------------------------------------------------------------------------------------------------------------|---|
| Bit  | t Name Type Reset |     | Description |                                                                                                             |   |
|      |                   |     |             | 01b = ON by PMIC_ON_REQ = H<br>10b = ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L<br>11b = Reserved           |   |
| 5:4  | RSVD              | R/W | 00          | Reserved                                                                                                    |   |
| 3:0  | L5_OUT_L          | R/W | 1111        | LDO5 output voltage when SD_VSEL = Low Programmable from 1.8 V to 3.3 V in 100 mV step, see <u>Table 57</u> |   |

## Table 57. LDO5 output voltage when SD\_VSEL = Low

| 0x00: 1.80 V | 0x4: 2.20 V | 0x8: 2.60 V | 0xC: 3.00 V |
|--------------|-------------|-------------|-------------|
| 0x01: 1.90 V | 0x5: 2.30 V | 0x9: 2.70 V | 0xD: 3.10 V |
| 0x02: 2.00 V | 0x6: 2.40 V | 0xA: 2.80 V | 0xE: 3.20 V |
| 0x03: 2.10 V | 0x7: 2.50 V | 0xB: 2.90 V | 0xF: 3.30 V |

#### 8.2.35 0x26 LDO5CTRL\_H

LDO5 control register for enable and voltage when SD\_VSEL is HIGH.

## Table 58. 0x26 LDO5CTRL\_H

| 0x26 - LDO5CTRL_H |          |      |       | Reset Type                                                                                                   | 0 |
|-------------------|----------|------|-------|--------------------------------------------------------------------------------------------------------------|---|
| Bit               | Name     | Туре | Reset | Description                                                                                                  |   |
| 7:6               | RSVD     | R/W  | 00    | Reserved                                                                                                     |   |
| 5:4               | RSVD     | R/W  | 00    | Reserved                                                                                                     |   |
| 3:0               | L5_OUT_H | R/W  | 0000  | LDO5 output voltage when SD_VSEL = HIGH Programmable from 1.8 V to 3.3 V in 100 mV step, see <u>Table 59</u> |   |

#### Table 59. LDO5 output voltage when SD\_VSEL = HIGH

| 0x00: 1.80 V | 0x4: 2.20 V | 0x8: 2.60 V | 0xC: 3.00 V |
|--------------|-------------|-------------|-------------|
| 0x01: 1.90 V | 0x5: 2.30 V | 0x9: 2.70 V | 0xD: 3.10 V |
| 0x02: 2.00 V | 0x6: 2.40 V | 0xA: 2.80 V | 0xE: 3.20 V |
| 0x03: 2.10 V | 0x7: 2.50 V | 0xB: 2.90 V | 0xF: 3.30 V |

## 8.2.36 0x2A LOADSW\_CTRL

Load switch control register for active discharge, short/over current and enable.

#### Table 60. 0x2A LOADSW CRTL

| 0x2A - LOADSW_CTRL |       |      |       | Reset Type                                                                  | 0 |
|--------------------|-------|------|-------|-----------------------------------------------------------------------------|---|
| Bit                | Name  | Туре | Reset | Description                                                                 |   |
| 7                  | SW_AD | R/W  | 1     | Load switch active discharge  0b = Always disable active discharge resistor |   |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 60. 0x2A LOADSW\_CRTL...continued

| 0x2A | 0x2A - LOADSW_CTRL |      |       | Reset Type                                                                                                                                                         | 0                    |
|------|--------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| Bit  | Name               | Туре | Reset | Description                                                                                                                                                        |                      |
|      |                    |      |       | 1b = Enable active discharge res                                                                                                                                   | istor when it is OFF |
| 6:5  | RSVD               | R/W  | 00    | Reserved                                                                                                                                                           |                      |
| 4    | sw_sc              | R/W  | 0     | When switch detects short circuit current <b>0b = Turned OFF and set SWEN[1:0] are set to 00b automatically</b> 1b = Turned off and restart in 100 ms              |                      |
| 3:2  | sw_oc              | R/W  | 01    | When load switch detects over current  00b = Turned OFF and set SWEN[1:0] are set to 00b automatically  01b = Turned off and restart in 100 ms  10b, 11b = stay ON |                      |
| 1:0  | SWEN               | R/W  | 01    | SW Enable control 00b = Forcedly OFF 01b = Enabled by SW_EN pin 10b = Forcedly ON 11b = Forcedly ON                                                                |                      |

## 8.2.37 0x2B VRFLT1\_STS

Voltage regulator fault status register. It is latched to 1 once corresponding regulator is detected until overwriting "1" to the register. If "1" is overwritten, the corresponding bit is newly updated by current status.

Table 61. 0x2B VRFLT1\_STS

All BUCK3 registers are not responsive under dual-phase configuration.

| 0x2E | 0x2B - VRFLT1_STS |       |       | Reset Type                                                                                                                                                 | S |  |
|------|-------------------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Bit  | Name              | Туре  | Reset | Description                                                                                                                                                |   |  |
| 7    | SW_OCP            | R/W/C | 0     | Load SW OCP status, deglitched with t <sub>DEB_POKB_SW</sub> <b>0 = Load SW does not exceed current limit or is OFF</b> 1 = Load SW exceeded current limit |   |  |
| 6    | RSVD              | R/W/C | 0     | Reserved                                                                                                                                                   |   |  |
| 5    | BUCK6_FLT         | R/W/C | 0     | BUCK6 Fault status, deglitched with t <sub>DEB_POKB</sub> <b>0b = BUCK6 output is good or BUCK6 is OFF</b> 1b = BUCK6 output falls below 80 % of target    |   |  |
| 4    | BUCK5_FLT         | R/W/C | 0     | BUCK5 Fault status, deglitched with t <sub>DEB_POKB</sub> <b>0b = BUCK5 output is good or BUCK5 is OFF</b> 1b = BUCK5 output falls below 80 % of target    |   |  |
| 3    | BUCK4_FLT         | R/W/C | 0     | BUCK4 Fault status, deglitched with t <sub>DEB_POKB</sub> <b>0b = BUCK4 output is good or BUCK4 is OFF</b> 1b = BUCK4 output is below 80 %                 |   |  |
| 2    | BUCK3_FLT         | R/W/C | 0     | BUCK3 Fault status, deglitched with t <sub>DEB_POKB</sub> <b>0b = BUCK3 output is good or BUCK3 is OFF</b> 1b = BUCK3 output falls below 80 % of target    |   |  |
| 1    | BUCK2_FLT         | R/W/C | 0     | BUCK2 Fault status, deglitched with t <sub>DEB_POKB</sub> <b>0b = BUCK2 output is good or BUCK2 is OFF</b> 1b = BUCK2 output falls below 80 % of target    |   |  |

PCA9451A

## Power management IC for i.MX 93x application processor

Table 61. 0x2B VRFLT1\_STS...continued

All BUCK3 registers are not responsive under dual-phase configuration.

| 0x2B - VRFLT1_STS |           |       |       | Reset Type                                                                                                                                              | S |  |
|-------------------|-----------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Bit               | Name      | Туре  | Reset | Description                                                                                                                                             |   |  |
| 0                 | BUCK1_FLT | R/W/C |       | BUCK1 Fault status, deglitched with t <sub>DEB_POKB</sub> <b>0b = BUCK1 output is good or BUCK1 is OFF</b> 1b = BUCK1 output falls below 80 % of target |   |  |

#### 8.2.38 0x2C VRFLT2\_STS

Voltage regulator fault status register. It is latched to 1 once corresponding regulator is detected until overwriting "1" to the register. If "1" is overwritten, the corresponding bit is newly updated by current status.

Table 62. 0x2C VRFLT2\_STS

| 0x2C | - VRFLT2_STS |       |       | Reset Type                                                                                                    | S          |  |
|------|--------------|-------|-------|---------------------------------------------------------------------------------------------------------------|------------|--|
| Bit  | Name         | Туре  | Reset | Description                                                                                                   |            |  |
| 7:5  | RSVD         | R/W/C | 000   | Reserved                                                                                                      |            |  |
| 4    | LDO5_FLT     | R/W/C | 0     | LDO5 Fault status, deglitched wit <b>0b = LDO5 output is good or LE</b> 1b = LDO5 output falls below 80 °C    | OO5 is OFF |  |
| 3    | LDO4_FLT     | R/W/C | 0     | LDO4 Fault status, deglitched wit<br><b>0b = LDO4 output is good or LD</b><br>1b = LDO4 output falls below 80 | OO4 is OFF |  |
| 2:1  | RSVD         | R/W/C | 0     | Reserved                                                                                                      |            |  |
| 0    | LDO1_FLT     | R/W/C | 0     | LDO1 Fault status, deglitched wit <b>0b = LDO1 output is good or LE</b> 1b = LDO1 output falls below 80 or LE | OO1 is OFF |  |

#### 8.2.39 0x2D VRFLT1\_MASK

VR fault mask bit. Once the bit is masked, PCA9451A does not enter Fault shutdown even if fault condition of corresponding regulator happens.

Table 63. 0x2D VRFLT1\_MASK

All BUCK3 registers are not responsive under dual-phase configuration.

| 0x2D | 0x2D - VRFLT1_MASK |      |       | Reset Type                                   | S |
|------|--------------------|------|-------|----------------------------------------------|---|
| Bit  | Name               | Туре | Reset | Description                                  |   |
| 7:6  | RSVD               | R/W  | 0     | Reserved                                     |   |
| 5    | BUCK6_FLT_M        | R/W  | 1     | BUCK6 FLT mask<br>0b = Unmask<br>1b = Masked |   |
| 4    | BUCK5_FLT_M        | R/W  | 1     | BUCK5 FLT mask 0b = Unmask 1b = Masked       |   |
| 3    | BUCK4_FLT_M        | R/W  | 1     | BUCK4 FLT mask<br>0b = Unmask                |   |

PCA9451A

All information provided in this document is subject to legal disclaimers.

Power management IC for i.MX 93x application processor

Table 63. 0x2D VRFLT1\_MASK...continued

All BUCK3 registers are not responsive under dual-phase configuration.

| 0x2D | 0x2D - VRFLT1_MASK |      |       | Reset Type     | S |
|------|--------------------|------|-------|----------------|---|
| Bit  | Name               | Туре | Reset | Description    |   |
|      |                    |      |       | 1b = Masked    |   |
|      |                    |      |       | BUCK3 FLT mask |   |
| 2    | BUCK3_FLT_M        | R/W  | 1     | 0b = Unmask    |   |
|      |                    |      |       | 1b = Masked    |   |
|      |                    |      |       | BUCK2 FLT mask |   |
| 1    | BUCK2_FLT_M        | R/W  | 1     | 0b = Unmask    |   |
|      |                    |      |       | 1b = Masked    |   |
|      |                    |      |       | BUCK1 FLT mask |   |
| 0    | BUCK1_FLT_M        | R/W  | 1     | 0b = Unmask    |   |
|      |                    |      |       | 1b = Masked    |   |

## 8.2.40 0x2E VRFLT2\_MASK

VR fault mask bit. Once the bit is masked, PCA9451A does not enter Fault shutdown even if fault condition of corresponding regulator happens.

Table 64. 0x2E VRFLT2\_MASK

| 0x2E - VRFLT2_MASK |            |       |       | Reset Type                                  | S |
|--------------------|------------|-------|-------|---------------------------------------------|---|
| Bit                | Name       | Туре  | Reset | Description                                 |   |
| 7:5                | RSVD       | R/W/C | 0     | Reserved                                    |   |
| 4                  | LDO5_FLT_M | R/W   | 1     | LDO5 FLT mask<br>0b = Unmask<br>1b = Masked |   |
| 3                  | LDO4_FLT_M | R/W   | 1     | LDO4 FLT mask<br>0b = Unmask<br>1b = Masked |   |
| 2:1                | RSVD       | R/W   | 1     | Reserved                                    |   |
| 0                  | LDO1_FLT_M | R/W   | 1     | LDO1 FLT mask 0b = Unmask 1b = Masked       |   |

# 9 Application design-in information

#### 9.1 Reference schematic

PCA9451A reference schematic with i.MX 93x is illustrated in Figure 20.

## Power management IC for i.MX 93x application processor



PCA9451A

Power management IC for i.MX 93x application processor

## 9.2 Typical application

The PCA9451A devices have only a few design requirements. Use the following parameters for the design.

- 1 μF bypass capacitor on VINT and VSYS, located as close as possible to those pins to ground
- Input capacitors must be present on the INB and INL supplies if used
- · Output inductors and capacitors must be used on the outputs of the BUCK converters if used
- · Output capacitors must be used on the outputs of the LDOs

#### 9.2.1 Detailed design procedure

#### 9.2.2 Inductor selection for buck converters

Each of the converters in the PCA9451A typically use a 0.47 µH output inductor which has to be rated for its DC resistance and saturation current. The DC resistance of the inductance influences directly the efficiency of the converter. Therefore, an inductor with lowest DC resistance must be selected for highest efficiency.

Equation 1 calculates the maximum inductor current under static load conditions. The saturation current of the inductor must be rated higher than the maximum inductor current as calculated with Equation 2. This is needed because during heavy load transient the inductor current rises above the calculated value.

$$\Delta I_{L} = Vout \times \frac{1 - \frac{Vout}{Vinmax}}{L \times f}$$

$$I_{Lmax} = I_{out.max} \times \frac{\Delta I_{L}}{2}$$
(1)

#### Where

f = switching frequency (2 MHz)

L = Inductance

 $\Delta I_L$  = Peak to peak inductor ripple current

I<sub>L.max</sub> = Maximum inductor current

A conservative approach is to select the inductor current rating just for the maximum switch current of the PCA9451A.

Table 65 shows possible inductors list.

Table 65. Tested inductor list

| Buck          | Vendor  | Part number     | Size | DCR [mΩ] | Isat [A] | Itemp [A] |
|---------------|---------|-----------------|------|----------|----------|-----------|
| BUCK1, BUCK2, | Sunlord | WPN252012HR47MT | 2520 | 29       | 5.6      | 4.0       |
| BUCK3, BUCK4  | Murata  | 1239AS-H-R47M   | 2520 | 39       | 3.8      | 3.7       |
| BUCK5, BUCK6  | Sunlord | WPN201610UR47MT | 2016 | 28       | 5.0      | 4.1       |
|               | Murata  | 1286AS-H-R47M   | 2016 | 52       | 3.4      | 3.2       |

#### 9.2.3 Output capacitor selection for buck converters

The fast response adaptive constant ON time control scheme of the buck converters implemented in the PCA9451A allow the use of small ceramic capacitors with a typical value of 22  $\mu$ F for each converter without

PCA9451A

All information provided in this document is subject to legal disclaimers.

#### Power management IC for i.MX 93x application processor

having large output voltage under and overshoots during heavy load transients. Ceramic capacitors having low ESR values have the lowest output voltage ripple and are recommended.

If ceramic output capacitors are used, the capacitor RMS ripple current rating always meets the application requirements. Just for completeness, the RMS ripple current is calculated in Equation 3.

$$I_{RMS.COUT} = \text{Vout} \times \frac{1 - \frac{\text{Vout}}{\text{Vin}}}{\text{L} \times \text{f}} \times \frac{1}{2\sqrt{3}}$$
 (3)

At nominal load current, the inductive converters operate in PWM mode. The overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor:

$$\Delta \text{ Vout} = \text{Vout} \times \frac{1 - \frac{Vout}{Vin}}{L \times f} \times \left( \frac{1}{8 \times Cout \times f} + ESR \right)$$
 (4)

Where:

The highest output voltage ripple occurs at the highest input voltage Vin.

At light load currents, the converters operate in PFM mode and the output voltage ripple is dependent on the output capacitor value. The output voltage ripple is set by the internal comparator delay and the external capacitor. The typical output voltage ripple is less than 1 % of the nominal output voltage.

#### 9.2.4 Input capacitor selection for buck converters

Low ESR input capacitor is highly recommended for best input voltage filtering and minimizing the interference with other circuits caused by high input voltage spikes because of the nature of buck converter. Each DC-DC converter requires a 10  $\mu$ F ceramic input capacitor on its input pins. The input capacitor could be increased without any limit for better input voltage filtering.

## 9.3 Layout guide

Figure 21 shows layout guidance.

All components related to the power stage should be kept as close to the PMIC as possible, especially decoupling input and output capacitors. Place these components in order of priority:

- · Input capacitor of the buck regulators
- · LDO capacitors
- · VSYS and VINT capacitors
- · Buck regulator inductors
- · Buck regulator output capacitors

Care must be taken with BUCKxFB pins traces. These signals are susceptible to noise and must be routed far away from power, clock, or high power signals, like the ones on the INBxx, and LXx pins. The exposed pad (EP) is the power ground of all bucks which is relatively noisy. AGND is the analog ground. Do not connect AGND to EP on the top layer. Connect AGND to main ground by via. Avoid separating the main ground under PCA9451A which may increase the return path. Make sure that there are enough vias to connect EP to system main ground.

## Power management IC for i.MX 93x application processor



Power management IC for i.MX 93x application processor

# 10 Limiting values

Table 66. Limiting values (Absolute Maximum Ratings)

| Explanation                      | Pin                                                                              | Conditions         | Min  | Max                     | Unit |
|----------------------------------|----------------------------------------------------------------------------------|--------------------|------|-------------------------|------|
|                                  | VSYS, INB13, INB26, INB45, INL1, SWIN                                            |                    | -0.5 | +6.0                    | V    |
|                                  | SWOUT                                                                            |                    | -0.5 | SWIN + 0.5              | V    |
|                                  | LX1, LX3                                                                         |                    | -0.5 | INB13 + 0.5             | V    |
|                                  | LX2, LX6                                                                         |                    | -0.5 | INB26 + 0.5             | V    |
|                                  | LX4, LX5                                                                         |                    | -0.5 | INB45 + 0.5             | V    |
|                                  | R_SNSP1, R_SNSP2, R_SNSP3_<br>CFG                                                |                    | -0.5 | VSYS + 0.5              | V    |
|                                  | BUCK_AGND, AGND                                                                  |                    | -0.5 | +0.5                    |      |
| /oltage range<br>with respect to | BUCK4FB, BUCK5FB, BUCK6FB                                                        |                    | -0.5 | VSYS + 0.5              | V    |
| EP)                              | LDO1, LDO4, LDO5                                                                 |                    | -0.5 | V <sub>INL1</sub> + 0.5 | V    |
|                                  | XTAL_IN, XTAL_OUT                                                                |                    | -0.5 | VSYS + 0.5              | V    |
|                                  | RTC_RESET_B, PMIC_RST_B, CLK_32K_OUT                                             |                    | -0.5 | LDO1 + 0.5              | V    |
|                                  | PMIC_ON_REQ, POR_B PMIC_<br>STBY_REQ, WDOG_B, IRQ_B,<br>SCL, SDA, SD_VSEL, SW_EN |                    | -0.5 | VSYS + 0.5              | V    |
|                                  | SCLH, SDAH                                                                       |                    | -0.5 | SWIN + 0.5              | V    |
|                                  | SCLL, SDAL                                                                       |                    | -0.5 | VINT + 0.5              |      |
|                                  | VINT                                                                             |                    | -0.5 | +2.0                    | V    |
|                                  | LX1, LX2, LX3, LX4                                                               | RMS current        |      | 5.0                     | Α    |
| Output Current                   | LX5, LX6                                                                         | RMS current        |      | 4.0                     | Α    |
|                                  | SWIN, SWOUT                                                                      | RMS current        |      | 0.5                     | Α    |
| lunction<br>emperature           |                                                                                  |                    | -40  | +150                    | °C   |
| 1 -                              | All pine                                                                         | HBM (JESD22-001)   | -2   | +2                      | kV   |
| V <sub>ESD</sub>                 | All pins                                                                         | CDM (JESD22-C101E) | -500 | 500                     | V    |

# 11 Recommended operating conditions

Table 67. Recommended operating conditions

| Explanation                        | Pin                 | Conditions | Min | Max  | Unit |
|------------------------------------|---------------------|------------|-----|------|------|
|                                    | VSYS, INL1          |            | 2.7 | 5.5  | V    |
| Voltage range (with respect to EP) | INB13, INB26, INB45 |            | 2.7 | 5.5  | V    |
| respect to Li )                    | SWIN, SWOUT         |            | 2.7 | 5.5  | V    |
| Junction temperature               |                     |            | -40 | +125 | °C   |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 67. Recommended operating conditions...continued

| Explanation         | Pin | Conditions | Min | Max  | Unit |
|---------------------|-----|------------|-----|------|------|
| Ambient temperature |     |            | -40 | +105 | °C   |
| Storage temperature |     |            | -65 | +150 | °C   |

## 12 Thermal characteristics

Table 68. Thermal characteristics

| Symbol               | Parameter                                   | Conditions |         | Тур  | Unit |
|----------------------|---------------------------------------------|------------|---------|------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient |            | [1] [2] | 40.1 | °C/W |
| $\Psi_{j	ext{-top}}$ | junction to top of package                  |            | [1] [2] | 6.2  | °C/W |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    |            | [2][3]  | 18.3 | °C/W |

<sup>[1]</sup> Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment

## 13 Electrical Characteristics

## 13.1 Top level parameter

Table 69. Top level parameter

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBX}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol                  | Parameter            | Conditions                                                                                                       | Min  | Тур      | Max  | Unit |
|-------------------------|----------------------|------------------------------------------------------------------------------------------------------------------|------|----------|------|------|
| Quiescent C             | urrent               |                                                                                                                  |      | <u> </u> |      |      |
| I <sub>Q_SNVS</sub>     | VSYS SNVS Current    | LDO1 is ON and no load, other regulators are OFF, CLK_32k_OUT enabled, PMIC_ON_REQ = L, T <sub>amb</sub> = 25 °C |      | 20       | 45   | μА   |
|                         |                      | LDO1 is ON and no load, other<br>regulators are OFF, PMIC_ON_REQ = L,<br>T <sub>amb</sub> = -40 °C ~105 °C       |      | 20       | 115  | μА   |
| I <sub>Q_STANDBY</sub>  | VSYS Standby Current | LDO1, LDO4, LDO5, BUCK1, BUCK3, BUCK4, BUCK5, BUCK6 are ON and no load. PMIC_ON_ REQ = H, PMIC_STBY_REQ = H      |      | 205      | 320  | μА   |
| VSYS                    |                      |                                                                                                                  |      | '        |      | '    |
| V <sub>SYS_UVLO</sub>   | VSYS UVLO            | Rising – MTP Programmable<br>00b = 2.85 V<br><b>01b = 3.0 V</b><br>10b = 3.15 V<br>11b = 3.3 V                   | 2.85 | 3.0      | 3.15 | V    |
| V <sub>SYS_UVLO_H</sub> | VSYS UVLO Hysteresis | Falling                                                                                                          |      | 200      |      | mV   |
| V <sub>SYS_POR</sub>    | VSYS POR             | Rising                                                                                                           | 2.2  | 2.4      | 2.6  | V    |
| V <sub>SYS_POR_H</sub>  | VSYS POR Hysteresis  | Falling                                                                                                          |      | 200      |      | mV   |

PCA9451A

All information provided in this document is subject to legal disclaimers.

<sup>[2]</sup> Thermal test board meets JEDEC specification for this package (JESD51-9)

<sup>[3]</sup> Junction-to-Case thermal resistance determined using an isothermal cold plate. Case temperature is the mold surface temperature at the center of the top

## Power management IC for i.MX 93x application processor

Table 69. Top level parameter...continued

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBX}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol                          | Parameter                                    | Conditions                                                                                  | Min  | Тур | Max  | Unit |
|---------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------|------|-----|------|------|
| VINT                            |                                              |                                                                                             |      |     |      |      |
| V <sub>INT</sub>                | Internal Power supply LDO                    | VSYS = 3.8 V                                                                                | 1.7  | 1.8 | 1.9  | V    |
| Low VSYS                        |                                              | •                                                                                           | •    |     | •    |      |
| V <sub>LOW_VSYS</sub>           | Low VSYS                                     | Low VSYS threshold above V <sub>SYS_UVLO</sub> ,<br>LOW_VSYS [7:6] = 01b                    | 150  | 200 | 250  | mV   |
| V <sub>LOW_VSYS</sub> _<br>HYS  | Low VSYS Hysteresis                          |                                                                                             |      | 110 |      | mV   |
| Thermal Shute                   | down                                         |                                                                                             |      |     |      |      |
| T <sub>JSHDN</sub>              | Thermal Shutdown                             | Tj Rising, 15 °C hysteresis                                                                 |      | 150 |      | °C   |
| T <sub>J105</sub>               | Thermal interrupt1                           | Tj Rising, 15 °C hysteresis                                                                 | 95   | 105 | 125  | °C   |
| T <sub>J125</sub>               | Thermal interrupt2                           | Tj Rising, 15 °C hysteresis                                                                 | 115  | 125 | 145  | °C   |
| Logic and Cor                   | ntrol signals                                |                                                                                             |      |     |      |      |
| V <sub>IL</sub>                 | Input Low level                              | PMIC_ON_REQ, PMIC_STBY_REQ,<br>WDOG_B, SD_VSEL, SW_EN, PMIC_<br>RST_B                       |      |     | 0.4  | V    |
| V <sub>IH</sub>                 | Input High level                             | PMIC_ON_REQ, PMIC_STBY_REQ,<br>WDOG_B, SD_VSEL, SW_EN, PMIC_<br>RST_B                       | 1.4  |     |      | V    |
| I <sub>LEAK</sub>               | Logic Input leakage current                  | PMIC_ON_REQ, PMIC_STBY_REQ,<br>WDOG_B, SD_VSEL:<br>V <sub>Logic</sub> = 5.5 V, VSYS = 5.5 V | -0.5 |     | +0.5 | μΑ   |
| R <sub>PD</sub>                 | Internal Pull-down resistor                  | SW_EN                                                                                       |      | 1.2 |      | ΜΩ   |
| V <sub>OL</sub>                 | Output Low level                             | RTC_RESET_B, IRQB, POR_B, I <sub>OL</sub> = 6mA                                             |      |     | 0.4  | V    |
| R <sub>PU</sub>                 | Internal Pull-up resistor                    | RTC_RESET_B, PMIC_RST_B to LDO1                                                             |      | 100 |      | ΚΩ   |
| Logic signal                    |                                              |                                                                                             | 1    |     | 1    | ,    |
| V <sub>IL</sub>                 | Input Low level                              | R_SNSP3_CFG <sup>[1]</sup>                                                                  |      |     | 0.4  | V    |
| V <sub>IH</sub>                 | Input High level                             | R_SNSP3_CFG <sup>[1]</sup>                                                                  | 1.4  |     |      | V    |
| I <sub>LEAK</sub>               | Logic Input leakage current                  | R_SNSP3_CFG <sup>[1]</sup><br>V <sub>Logic</sub> = 5.5 V, VSYS = 5.5 V                      | -1   |     | +1   | μΑ   |
| Timing spec                     |                                              |                                                                                             |      |     |      |      |
| t <sub>DEB_POKB</sub>           | Debounce time of regulator POKB              |                                                                                             | 320  | 400 | 480  | us   |
| t <sub>DEB_POKB_SW</sub>        | Debounce time of Load SW POKB                |                                                                                             | 240  | 300 | 360  | us   |
| t <sub>DEB_WDOGB</sub>          | Debounce time of WDOG_B                      |                                                                                             | 90   | 120 | 150  | us   |
| t <sub>DEB_PMIC_</sub><br>RST_B | Debounce time of PMIC_<br>RST_B              | T_PMIC_RST_DEB[2:0] = 001b                                                                  | 40   | 50  | 60   | ms   |
| t <sub>SNVS_PU</sub>            | Time to 90 % of LDO1 from VSYS UVLO detected |                                                                                             | 16   | 20  | 24   | ms   |
| t <sub>RTC_RST</sub>            | Time to RTC_RESET_B release from LDO1 POK    |                                                                                             | 16   | 20  | 24   | ms   |
| t <sub>32k_EN</sub>             | Time to buffer enable from LDO POK           |                                                                                             | 8    | 10  | 12   | ms   |

PCA9451A

## Power management IC for i.MX 93x application processor

Table 69. Top level parameter...continued

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol                               | Parameter                                                         | Conditions                                                   | Min | Тур | Max | Unit |
|--------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------|-----|-----|-----|------|
| t <sub>RTC_TRAN</sub>                | Time to transition to Xtal osc after RTC_RESET_B release          |                                                              | 0.8 | 1   | 1.2 | sec  |
| t <sub>ON_DEB</sub>                  | PMIC_ON_REQ high debounce time                                    | Programmable, t <sub>ON_DEB</sub> [1:0] = 01b                | 16  | 20  | 24  | ms   |
| t <sub>STEP</sub>                    | Time step to turn on each regulator                               | Programmable, t <sub>STEP</sub> [1:0] = 01b                  | 1.6 | 2   | 2.4 | ms   |
| t <sub>OFF_STEP</sub>                | Time step to turn off each regulator                              | Programmable, t <sub>OFF_STEP</sub> [1:0] = 10b              | 6   | 8   | 10  | ms   |
| t <sub>OFF_DEB</sub>                 | PMIC_ON_REQ low debounce time                                     | Programmable, t <sub>OFF_DEB</sub> = 0b                      | 90  | 120 | 150 | μs   |
| t <sub>PORB</sub>                    | Time from LDO5 POK to POR_B release during power on seq           |                                                              | 16  | 20  | 24  | ms   |
| t <sub>FLT_SD_PU</sub>               | Fault time to POK after regulator enable during power up sequence | At power up sequence                                         | 8   | 10  | 12  | ms   |
| t <sub>FLT_POK_MSK</sub>             | POK mask time when regulator is enabled at RUN/Standby mode       |                                                              | 1.6 | 2   | 2.4 | ms   |
| t <sub>FLT_THSD</sub> <sup>[2]</sup> | Time to enter FAULT_SD when thermal Fault occurs                  |                                                              | 170 | 210 | 250 | μs   |
| t <sub>FLT_SD_STAY</sub>             | Time to stay at FAULT_SD to move other mode                       |                                                              | 80  | 100 | 120 | ms   |
| t <sub>FLT_SD_WAIT</sub>             | Wait time to enter FAULT_<br>SD after fault interrupt             | At Standby and Run mode,<br>programmable, tFLT_SD_WAIT = 0b1 | 80  | 100 | 120 | ms   |
| t <sub>RESTART</sub>                 | Wait time to start power up after power down at cold reset        | Programmable, Trestart = 0b                                  | 200 | 250 | 300 | ms   |
| t <sub>WRESET</sub>                  | POR_B low time at Warm reset                                      |                                                              | 16  | 20  | 24  | ms   |

# 13.2 I<sup>2</sup>C level translator

Table 70. I<sup>2</sup>C level translator

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBX}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol            | Parameter                | Conditions                                              | Min           | Тур | Max | Unit |
|-------------------|--------------------------|---------------------------------------------------------|---------------|-----|-----|------|
| VDDH              | Operating voltage        | Internally tied to SWIN                                 | 2.7           |     | 5.5 | V    |
| $I_{VDDH}$        | Shutdown current         | SWIN = 3.3 V, I2C_LT_EN bit = 0b                        |               | 1   | 5   | μΑ   |
| I <sub>VDDH</sub> | Active current           | SWIN = 3.3 V, I2C_LT_EN bit = 1b,<br>SCLL, SDAL = 1.8 V |               | 60  | 90  | μА   |
| I <sub>VDDH</sub> | Active current           | SWIN = 3.3 V, I2C_LT_EN bit = 1b,<br>SCLL, SDAL = 0 V   |               | 715 | 850 | μА   |
| V <sub>IH</sub>   | High level input voltage | SWIN = 3.3 V, I2C_LT_EN bit = 1b                        | VINT –<br>0.2 |     |     | V    |

All information provided in this document is subject to legal disclaimers.

BUCK3 MTP bit needs to be programmed. Guaranteed by design, not tested in bench

## Power management IC for i.MX 93x application processor

Table 70. I<sup>2</sup>C level translator...continued Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol                           | Parameter                     | Conditions                                                   | Min            | Тур | Max  | Unit |
|----------------------------------|-------------------------------|--------------------------------------------------------------|----------------|-----|------|------|
| V <sub>IL</sub>                  | Low level input voltage       | SWIN = 3.3 V, I2C_LT_EN bit = 1b                             |                |     | 0.15 | V    |
| V <sub>OH</sub>                  | High level output voltage     | SWIN = $3.3$ V, I2C_LT_EN bit = 1b, $I_{OL}$ = $20 \mu A$    | 0.75 *<br>SWIN |     |      | V    |
| V <sub>OL</sub>                  | Low level output voltage      | SWIN = $3.3 \text{ V}$ , I2C_LT_EN bit = 1b, $I_{OL}$ = 1 mA |                |     | 0.4  | V    |
| C <sub>I/O</sub> <sup>[1]</sup>  | Input Output capacitance      | SWIN = 3.3 V                                                 |                | 5   |      | pF   |
| t <sub>PHL</sub> <sup>[1]</sup>  | High to Low propagation delay | SWIN = 3.3 V, SCL/SDA to SCLH/<br>SDAH                       |                | 4.0 | 4.7  | ns   |
| t <sub>PLH</sub> <sup>[1]</sup>  | Low to High propagation delay | SWIN = 3.3 V, SCL/SDA to SCLH/<br>SDAH                       |                | 5.0 | 6.8  | ns   |
| t <sub>PHL</sub> <sup>[1]</sup>  | High to Low propagation delay | SWIN = 3.3 V, SCLH/SDAH to SCL/<br>SDA                       |                | 4.0 | 4.5  | ns   |
| t <sub>PLH</sub> <sup>[1]</sup>  | Low to High propagation delay | SWIN = 3.3 V, SCLH/SDAH to SCL/<br>SDA                       |                | 4.0 | 4.5  | ns   |
| t <sub>en</sub> <sup>[1]</sup>   | Enable time                   | SWIN = 3.3 V, from I <sup>2</sup> C enable                   |                | 100 |      | us   |
| f <sub>data</sub> <sup>[1]</sup> | Data rate                     |                                                              |                |     | 20   | Mbps |

<sup>[1]</sup> Guaranteed by design

## 13.3 Dual-phase BUCK1/BUCK3

Table 71. Dual-phase BUCK1/BUCK3

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK1}$  = 0.85 V,  $C_{OUT}$  = 44  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                        | Parameter                         | Conditions                                                                                          | Min  | Тур | Max    | Unit |
|-------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------|------|-----|--------|------|
| V <sub>INB13</sub>            | Input voltage range               | INB13 pin                                                                                           | 2.85 |     | 5.5    | V    |
| I <sub>Shutdown</sub>         | Shutdown current                  | Regulator disabled, V <sub>INB13</sub> = 5.0 V                                                      |      | 0.2 |        | μΑ   |
| IQ                            | Quiescent current                 | Regulator enabled, No load, No switching                                                            |      | 20  |        | μA   |
| I <sub>OUT_MAX</sub>          | Max Output Current                |                                                                                                     | 4000 |     |        | mA   |
| V <sub>BUCK1</sub>            | Programmable Output voltage range | I <sup>2</sup> C programmable, 12.5 mV step                                                         | 0.65 |     | 2.2375 | V    |
| V <sub>BUCK1_OUT</sub>        | DC Output Voltage<br>Accuracy     | $V_{\text{INB13}}$ = 3.8 V, $V_{\text{BUCK1\_OUT}}$ = 0.85 V, IOUT = 0A, FPWM mode                  | -2   |     | 2      | %    |
| $\Delta V_{OUT(\Delta VINB)}$ | DC Line regulation                | V <sub>INB13</sub> = 3V to 5 V, I <sub>OUT</sub> = I <sub>OUT_MAX</sub>                             |      | 2   |        | mV/V |
| $\Delta V_{OUT(\Delta IOUT)}$ | DC Load regulation                | $0 \text{ mA} < I_{\text{OUT}} < I_{\text{OUT\_MAX}}, V_{\text{BUCK1\_OUT}}$ $= 0.85 \text{ V}$     |      | 3   |        | mV/A |
| $\Delta V_{OUT(\Delta IOUT)}$ | Transient Load<br>Response        | I <sub>OUT</sub> changes 0 to I <sub>OUT_MAX</sub> ( 1A/us slope ), V <sub>BUCK1_OUT</sub> = 0.85 V |      | 50  |        | mV   |
| ΔV <sub>OUT</sub>             | Output voltage Ripple             | FPWM mode                                                                                           |      | 10  |        | mV   |

## Power management IC for i.MX 93x application processor

Table 71. Dual-phase BUCK1/BUCK3...continued Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK1}$  = 0.85 V,  $C_{OUT}$  = 44  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                  | Parameter                             | Conditions                          | Min | Тур  | Max | Unit  |
|-------------------------|---------------------------------------|-------------------------------------|-----|------|-----|-------|
| f <sub>SW</sub>         | Switching Frequency in CCM            |                                     |     | 2    |     | MHz   |
| Р                       | High Side P-FET R <sub>DSON</sub>     | V <sub>INB13</sub> = 3.8 V          |     | 87   |     | mΩ    |
| R <sub>DSON</sub>       | Low Side N-FET R <sub>DSON</sub>      | V <sub>INB13</sub> = 3.8 V          |     | 45   |     | mΩ    |
|                         | High side current limit               | V <sub>INB13</sub> = 3.8 V          | 4.0 | 4.5  | 5.0 | А     |
| I <sub>LIM</sub>        | Low side current limit                | V <sub>INB13</sub> = 3.8 V          | 2.5 | 3.0  | 3.7 | А     |
| t <sub>START</sub>      | Startup time                          | EN rising to 90 % of output voltage |     | 250  | 500 | μs    |
| V <sub>RAMP</sub>       | Output voltage slew rate              | Programmable, RAMP[1:0] = 01b       |     | 12.5 |     | mV/us |
| V <sub>soft_strup</sub> | Soft-start slew rate                  |                                     |     | 12.5 |     | mV/us |
| R <sub>DIS</sub>        | Output Active Discharge<br>Resistance |                                     |     | 100  | 150 | Ω     |
| POK                     | Output Power good                     |                                     |     | 85   | 95  | %     |
| L                       | Inductor value                        |                                     |     | 0.47 |     | μH    |
| C <sub>OUT</sub>        | Output capacitance                    | Minimum nominal capacitance         | 44  |      | 88  | μF    |

#### 13.4 BUCK2

Table 72. BUCK2 Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK2}$  = 0.6 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                        | Parameter                         | Conditions                                                                                         | Min  | Тур | Max    | Unit |
|-------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------|------|-----|--------|------|
| V <sub>INB26</sub>            | Input voltage range               | INB26 pin                                                                                          | 2.85 |     | 5.5    | V    |
| Shutdown                      | Shutdown current                  | Regulator disabled, V <sub>INB26</sub> = 5.0 V                                                     |      | 0.1 |        | μA   |
| IQ                            | Quiescent current                 | Regulator enabled, No load, No switching                                                           |      | 20  |        | μΑ   |
| I <sub>OUT_MAX</sub>          | Max Output Current                |                                                                                                    | 2000 |     |        | mA   |
| V <sub>BUCK2</sub>            | Programmable Output voltage range | I <sup>2</sup> C programmable, 12.5 mV step                                                        | 0.6  |     | 2.1875 | V    |
| V <sub>BUCK2_OUT</sub>        | DC Output Voltage<br>Accuracy     | $V_{\text{INB26}}$ = 3.8 V, $V_{\text{BUCK2\_OUT}}$ = 0.6 V, IOUT = 0A, FPWM mode                  | -2   |     | 2      | %    |
| ΔV <sub>OUT(ΔVINB)</sub>      | DC Line regulation                | V <sub>INB26</sub> = 3V to 5 V, I <sub>OUT</sub> = I <sub>OUT_MAX</sub>                            |      | 2   |        | mV/V |
| $\Delta V_{OUT(\Delta IOUT)}$ | DC Load regulation                | 0 mA < I <sub>OUT</sub> < I <sub>OUT_MAX</sub> , V <sub>BUCK2_OUT</sub> = 0.6 V                    |      | 3   |        | mV/A |
| $\Delta V_{OUT(\Delta IOUT)}$ | Transient Load<br>Response        | I <sub>OUT</sub> changes 0 to I <sub>OUT_MAX</sub> ( 1A/us slope ), V <sub>BUCK2_OUT</sub> = 0.6 V |      | 50  |        | mV   |
| ΔV <sub>OUT</sub>             | Output voltage Ripple             | FPWM mode                                                                                          |      | 10  |        | mV   |
| f <sub>sw</sub>               | Switching Frequency in CCM        |                                                                                                    |      | 2   |        | MHz  |
| R <sub>DSON</sub>             | High Side P-FET R <sub>DSON</sub> | V <sub>INB26</sub> = 3.8 V                                                                         |      | 87  |        | mΩ   |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 72. BUCK2...continued

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK2}$  = 0.6 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                  | Parameter                             | Conditions                          | Min | Тур  | Max | Unit  |
|-------------------------|---------------------------------------|-------------------------------------|-----|------|-----|-------|
|                         | Low Side N-FET R <sub>DSON</sub>      | V <sub>INB26</sub> = 3.8 V          |     | 45   |     | mΩ    |
| I <sub>LIM</sub>        | High side current limit               | V <sub>INB26</sub> = 3.8 V          | 4.0 | 4.5  | 5.0 | А     |
|                         | Low side current limit                | V <sub>INB26</sub> = 3.8 V          | 2.5 | 3.0  | 3.7 | А     |
| t <sub>START</sub>      | Startup time                          | EN rising to 90 % of output voltage |     | 250  | 500 | μs    |
| $V_{RAMP}$              | Output voltage slew rate              | Programmable, RAMP[1:0] = 01b       |     | 12.5 |     | mV/us |
| V <sub>soft_strup</sub> | Soft-start slew rate                  |                                     |     | 12.5 |     | mV/us |
| POK                     | Output Power good                     |                                     | 75  | 85   | 95  | %     |
| R <sub>DIS</sub>        | Output Active Discharge<br>Resistance |                                     |     | 100  | 150 | Ω     |
| L                       | Inductor value                        |                                     |     | 0.47 |     | μH    |
| C <sub>OUT</sub>        | Output capacitance                    | Minimum nominal capacitance         | 22  |      | 44  | μF    |

#### 13.5 BUCK4

#### Table 73. BUCK4

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK4}$  = 3.3 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                        | Parameter                         | Conditions                                                                                         | Min  | Тур | Max | Unit |
|-------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------|------|-----|-----|------|
| V <sub>INB45</sub>            | Input voltage range               | INB45 pin                                                                                          | 2.85 |     | 5.5 | V    |
| I <sub>Shutdown</sub>         | Shutdown current                  | Regulator disabled, V <sub>INB45</sub> = 5.0 V                                                     |      | 0.1 |     | μA   |
| IQ                            | Quiescent current                 | Regulator enabled, No load, No switching                                                           |      | 20  |     | μА   |
| I <sub>OUT_MAX</sub>          | Max Output Current                |                                                                                                    | 3000 |     |     | mA   |
| V <sub>BUCK4</sub>            | Programmable Output voltage range | I <sup>2</sup> C programmable, 25 mV step                                                          | 0.6  |     | 3.4 | V    |
| V <sub>BUCK4_OUT</sub>        | DC Output Voltage<br>Accuracy     | $V_{\text{INB45}}$ = 3.8 V, $V_{\text{BUCK4\_OUT}}$ = 3.3 V, IOUT = 0A, FPWM mode                  | -2   |     | 2   | %    |
| $\Delta V_{OUT(\Delta VINB)}$ | DC Line regulation                | $V_{INB45} = 4 \text{ V to 5 V}, I_{OUT} = I_{OUT\_MAX}$                                           |      | 2   |     | mV/V |
| $\Delta V_{OUT(\Delta IOUT)}$ | DC Load regulation                | 0 mA < $I_{OUT}$ < $I_{OUT\_MAX}$ , $V_{BUCK4\_OUT}$ = 3.3 V                                       |      | 6   |     | mV/A |
| $\Delta V_{OUT(\Delta IOUT)}$ | Transient Load<br>Response        | I <sub>OUT</sub> changes 0 to I <sub>OUT_MAX</sub> ( 1A/us slope ), V <sub>BUCK4_OUT</sub> = 3.3 V |      | 160 |     | mV   |
| ΔV <sub>OUT</sub>             | Output voltage Ripple             | FPWM mode                                                                                          |      | 10  |     | mV   |
| f <sub>SW</sub>               | Switching Frequency in CCM        |                                                                                                    |      | 2   |     | MHz  |
| D                             | High Side P-FET R <sub>DSON</sub> | V <sub>INB45</sub> = 3.8 V                                                                         |      | 87  |     | mΩ   |
| R <sub>DSON</sub>             | Low Side N-FET R <sub>DSON</sub>  | V <sub>INB45</sub> = 3.8 V                                                                         |      | 45  |     | mΩ   |
| 1                             | High side current limit           | V <sub>INB45</sub> = 3.8 V                                                                         | 4.0  | 4.5 | 5.0 | Α    |
| I <sub>LIM</sub>              | Low side current limit            | V <sub>INB45</sub> = 3.8 V                                                                         | 2.5  | 3.0 | 3.7 | Α    |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 73. BUCK4...continued

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK4}$  = 3.3 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                  | Parameter                             | Conditions                          | Min | Тур  | Max | Unit  |
|-------------------------|---------------------------------------|-------------------------------------|-----|------|-----|-------|
| t <sub>START</sub>      | Startup time                          | EN rising to 90 % of output voltage |     | 250  | 500 | μs    |
| V <sub>soft_strup</sub> | Soft-start slew rate                  |                                     |     | 12.5 |     | mV/us |
| POK                     | Output Power good                     |                                     | 75  | 85   | 95  | %     |
| R <sub>DIS</sub>        | Output Active Discharge<br>Resistance |                                     |     | 100  | 150 | Ω     |
| L                       | Inductor value                        |                                     |     | 0.47 |     | μΗ    |
| C <sub>OUT</sub>        | Output capacitance                    | Minimum nominal capacitance         | 22  |      | 44  | μF    |

#### 13.6 BUCK5

#### Table 74. BUCK5

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK5}$  = 1.8 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                        | Parameter                         | Conditions                                                                                         | Min  | Тур  | Max | Unit  |
|-------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------|------|------|-----|-------|
| V <sub>INB45</sub>            | Input voltage range               | INB45 pin                                                                                          | 2.85 |      | 5.5 | V     |
| I <sub>Shutdown</sub>         | Shutdown current                  | Regulator disabled, V <sub>INB45</sub> = 5.0 V                                                     |      | 0.1  |     | μA    |
| IQ                            | Quiescent current                 | Regulator enabled, No load, No switching                                                           |      | 20   |     | μА    |
| I <sub>OUT_MAX</sub>          | Max Output Current                |                                                                                                    | 2000 |      |     | mA    |
| V <sub>BUCK5</sub>            | Programmable Output voltage range | I <sup>2</sup> C programmable, 25 mV step                                                          | 0.6  |      | 3.4 | V     |
| V <sub>BUCK5_OUT</sub>        | DC Output Voltage<br>Accuracy     | $V_{\text{INB45}}$ = 3.8 V, $V_{\text{BUCK5\_OUT}}$ = 1.8 V, IOUT = 0A, FPWM mode                  | -2   |      | 2   | %     |
| $\Delta V_{OUT(\Delta VINB)}$ | DC Line regulation                | V <sub>INB45</sub> = 3V to 5 V, I <sub>OUT</sub> = I <sub>OUT_MAX</sub>                            |      | 2    |     | mV/V  |
| $\Delta V_{OUT(\Delta IOUT)}$ | DC Load regulation                | 0 mA < I <sub>OUT</sub> < I <sub>OUT_MAX</sub> , V <sub>BUCK5_OUT</sub> = 1.8 V                    |      | 7    |     | mV/A  |
| $\Delta V_{OUT(\Delta IOUT)}$ | Transient Load<br>Response        | I <sub>OUT</sub> changes 0 to I <sub>OUT_MAX</sub> ( 1A/us slope ), V <sub>BUCK5_OUT</sub> = 1.8 V |      | 50   |     | mV    |
| ΔV <sub>OUT</sub>             | Output voltage Ripple             | FPWM mode                                                                                          |      | 22   |     | mV    |
| f <sub>SW</sub>               | Switching Frequency in CCM        |                                                                                                    |      | 2    |     | MHz   |
| <b>D</b>                      | High Side P-FET R <sub>DSON</sub> | V <sub>INB45</sub> = 3.8 V, including bonding wire                                                 |      | 130  |     | mΩ    |
| R <sub>DSON</sub>             | Low Side N-FET R <sub>DSON</sub>  | V <sub>INB45</sub> = 3.8 V, including bonding wire                                                 |      | 70   |     | mΩ    |
| 1                             | High side current limit           | V <sub>INB45</sub> = 3.8 V                                                                         | 3.0  | 3.5  | 4.0 | Α     |
| I <sub>LIM</sub>              | Low side current limit            | V <sub>INB45</sub> = 3.8 V                                                                         | 1.5  | 2    | 2.7 | Α     |
| t <sub>START</sub>            | Startup time                      | EN rising to 90 % of output voltage                                                                |      | 250  | 500 | μs    |
| V <sub>soft_strup</sub>       | Soft-start slew rate              |                                                                                                    |      | 12.5 |     | mV/us |

## Power management IC for i.MX 93x application processor

Table 74. BUCK5...continued

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK5}$  = 1.8 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol           | Parameter                             | Conditions                  | Min | Тур  | Max | Unit |
|------------------|---------------------------------------|-----------------------------|-----|------|-----|------|
| POK              | Output Power good                     |                             | 75  | 85   | 95  | %    |
| R <sub>DIS</sub> | Output Active Discharge<br>Resistance |                             |     | 100  | 150 | Ω    |
| L                | Inductor value                        |                             |     | 0.47 |     | μΗ   |
| C <sub>OUT</sub> | Output capacitance                    | Minimum nominal capacitance | 22  |      | 44  | μF   |

#### 13.7 BUCK6

#### Table 75. BUCK6

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK6}$  = 1.1 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                        | Parameter                             | Conditions                                                                                         | Min  | Тур  | Max | Unit  |
|-------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------|------|------|-----|-------|
| V <sub>INB26</sub>            | Input voltage range                   | INB26 pin                                                                                          | 2.85 |      | 5.5 | V     |
| I <sub>Shutdown</sub>         | Shutdown current                      | Regulator disabled, V <sub>INB26</sub> = 5.0 V                                                     |      | 0.1  |     | μA    |
| IQ                            | Quiescent current                     | Regulator enabled, No load, No switching                                                           |      | 20   |     | μΑ    |
| I <sub>OUT_MAX</sub>          | Max Output Current                    |                                                                                                    | 1500 |      |     | mA    |
| V <sub>BUCK6</sub>            | Programmable Output voltage range     | I <sup>2</sup> C programmable, 25 mV step                                                          | 0.6  |      | 3.4 | V     |
| V <sub>BUCK6_OUT</sub>        | DC Output Voltage<br>Accuracy         | V <sub>INB26</sub> = 3.8 V, V <sub>BUCK6_OUT</sub> = 1.1 V, IOUT = 0A, FPWM mode                   | -2   |      | 2   | %     |
| $\Delta V_{OUT(\Delta VINB)}$ | DC Line regulation                    | V <sub>INB26</sub> = 3V to 5 V, I <sub>OUT</sub> = I <sub>OUT_MAX</sub>                            |      | 2    |     | mV/V  |
| $\Delta V_{OUT(\Delta IOUT)}$ | DC Load regulation                    | 0 mA < I <sub>OUT</sub> < I <sub>OUT_MAX</sub> , V <sub>BUCK6_OUT</sub> = 1.1 V                    |      | 6    |     | mV/A  |
| $\Delta V_{OUT(\Delta IOUT)}$ | Transient Load<br>Response            | I <sub>OUT</sub> changes 0 to I <sub>OUT_MAX</sub> ( 1A/us slope ), V <sub>BUCK6_OUT</sub> = 1.1 V |      | 50   |     | mV    |
| ΔV <sub>OUT</sub>             | Output voltage Ripple                 | FPWM mode                                                                                          |      | 18   |     | mV    |
| $f_{SW}$                      | Switching Frequency in CCM            |                                                                                                    |      | 2    |     | MHz   |
| Р                             | High Side P-FET R <sub>DSON</sub>     | V <sub>INB26</sub> = 3.8 V                                                                         |      | 130  |     | mΩ    |
| R <sub>DSON</sub>             | Low Side N-FET R <sub>DSON</sub>      | V <sub>INB26</sub> = 3.8 V                                                                         |      | 70   |     | mΩ    |
|                               | High side current limit               | V <sub>INB26</sub> = 3.8 V                                                                         | 3.0  | 3.5  | 4.0 | А     |
| I <sub>LIM</sub>              | Low side current limit                | V <sub>INB26</sub> = 3.8 V                                                                         | 1.5  | 2    | 2.7 | А     |
| t <sub>START</sub>            | Startup time                          | EN rising to 90 % of output voltage                                                                |      | 250  | 500 | μs    |
| V <sub>soft_strup</sub>       | Soft-start slew rate                  |                                                                                                    |      | 12.5 |     | mV/us |
| POK                           | Output Power good                     |                                                                                                    | 75   | 85   | 95  | %     |
| R <sub>DIS</sub>              | Output Active Discharge<br>Resistance |                                                                                                    |      | 100  | 150 | Ω     |
| L                             | Inductor value                        |                                                                                                    |      | 0.47 |     | μH    |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 75. BUCK6...continued

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK6}$  = 1.1 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol           | Parameter          | Conditions                  | Min | Тур | Max | Unit |
|------------------|--------------------|-----------------------------|-----|-----|-----|------|
| C <sub>OUT</sub> | Output capacitance | Minimum nominal capacitance | 22  | -   | 44  | μF   |

#### 13.8 LDO1

#### Table 76. LDO1

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{LDO1}$  = 1.8 V,  $C_{INL1}$  = 4.7  $\mu$ F,  $C_{OUT}$  = 1  $\mu$ F,  $T_{amb}$  = -40 °C  $\sim$  +105 °C

| Symbol                        | Parameter                                                                                       | Conditions                                                                                                                           | Min  | Тур | Max | Unit  |
|-------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-------|
| V <sub>IN</sub>               | Input voltage range                                                                             | INL1 pin                                                                                                                             | 2.85 |     | 5.5 | V     |
| IQ                            | Quiescent current                                                                               | Regulator enabled, No load                                                                                                           |      | 2   |     | μA    |
| I <sub>OUT_MAX</sub>          | Maximum Output DC<br>Current                                                                    | V <sub>IN</sub> > 2.85 V, V <sub>LDO1</sub> = 1.8 V                                                                                  | 10   |     |     | mA    |
| I <sub>LIMIT</sub>            | Short Current Limit                                                                             | Output shorted to GND                                                                                                                | 30   |     | 60  | mA    |
| $V_{DO}$                      | Dropout Voltage                                                                                 | I <sub>OUT</sub> = I <sub>OUT_MAX</sub> , V <sub>IN</sub> = 3.2 V, L1_<br>OUT[2:0]= 0x7, 3.3 V                                       |      | 35  | 60  | mV    |
|                               | Nominal output voltage                                                                          | I <sup>2</sup> C Programmable, 100 mV step                                                                                           | 1.6  |     | 3.3 | V     |
| $V_{LDO1}$                    | Default voltage                                                                                 |                                                                                                                                      |      | 1.8 |     | V     |
|                               | DC accuracy                                                                                     | V <sub>LDO1</sub> = 1.8 V, I <sub>Load</sub> = 5mA                                                                                   | -3   |     | 3   | %     |
| V <sub>NOISE</sub>            | Output noise                                                                                    | $f = 10 \text{ Hz to } 10 \text{ kHz}, I_{OUT} = 10 \% \text{ of } I_{MAX}, V_{LDO1} = 1.8 \text{ V}$                                |      | 400 |     | μV    |
| $\Delta V_{OUT(\Delta VINL)}$ | DC Line regulation $V_{LDO1} + 0.3V < V_{IN} < 5.5 V$ , $I_{OUT(LDO1)} = 10 \%$ of $I_{OUT\_M}$ |                                                                                                                                      |      | 0.2 | 0.5 | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}$ | DC Load regulation                                                                              | V <sub>IN</sub> = V <sub>LDO1</sub> +0.3V to 5.5 V,<br>0 mA < I <sub>OUT</sub> < I <sub>OUT</sub> max                                |      | 0.5 | 1   | %     |
| $\Delta V_{OUT(\Delta VINL)}$ | Transient Line Response                                                                         | $V_{LDO1}$ +0.3V < $V_{IN}$ < 5.5 V,<br>$I_{OUT(LDO1)}$ = 10 % of $I_{OUT\_MAX}$ , tr = 10 $\mu$ s                                   |      | 0.5 |     | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}$ | Transient Load<br>Response                                                                      | $V_{IN} = V_{LDO1} + 0.3V \text{ to } 5.5 \text{ V},$<br>1 mA < $I_{OUT} < I_{OUT\_MAX}$ , tr = 10 µs,<br>$V_{LDO1} = 1.8 \text{ V}$ | -3   |     | 3   | %     |
| PSRR                          | Power Supply Rejection ratio                                                                    | f = 10 Hz to 10 kHz, I <sub>OUT</sub> = 10 % of I <sub>OUT_MAX</sub>                                                                 |      | 45  |     | dB    |
| V <sub>soft_strup</sub>       | Soft-start slew rate                                                                            | I <sub>OUT</sub> = 0 mA, 10 % to 90 % of V <sub>LDO1</sub>                                                                           |      | 15  |     | mV/μs |
| V <sub>ov_srtup</sub>         | Overshoot at startup                                                                            | I <sub>OUT</sub> = 0 mA                                                                                                              |      |     | 10  | mV    |
| t <sub>en</sub>               | Enable time                                                                                     | EN rising to 90 % of output voltage                                                                                                  |      | 150 |     | μs    |
| POK                           | Output Power good                                                                               | Percentage of V <sub>LDO1</sub> configuration                                                                                        | 75   | 85  | 92  | %     |
| R <sub>DIS</sub>              | Active Discharge<br>Resistance                                                                  |                                                                                                                                      |      | 100 | 150 | Ω     |
| C <sub>OUT</sub>              | Output capacitance                                                                              | Minimum nominal capacitance                                                                                                          | 1    |     | 2   | μF    |

## Power management IC for i.MX 93x application processor

## 13.9 LDO4

Table 77. LDO4 Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{LDO4}$  = 0.8 V,  $C_{INL1}$  = 4.7  $\mu$ F,  $C_{OUT}$  = 1  $\mu$ F,  $T_{amb}$  = -40 °C  $\sim$  +105 °C

| Symbol                        | Parameter                      | Conditions                                                                                                                                                            | Min  | Тур | Max | Unit  |
|-------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-------|
| V <sub>IN</sub>               | Input voltage range            | INL1                                                                                                                                                                  | 2.85 |     | 5.5 | V     |
| I <sub>Shutdown</sub>         | Shutdown current               | Regulator disabled, V <sub>IN</sub> = 5.0 V                                                                                                                           |      | 0.1 |     | μA    |
| IQ                            | Quiescent current              | Regulator enabled, No load                                                                                                                                            |      | 15  |     | μA    |
| I <sub>OUT_MAX</sub>          | Maximum Output DC<br>Current   | V <sub>IN</sub> > 2.8, V <sub>LDO4</sub> = 0.8 V                                                                                                                      | 200  |     |     | mA    |
| I <sub>LIMIT</sub>            | Short Current Limit            | Output shorted to GND                                                                                                                                                 | 210  |     | 330 | mA    |
| $V_{DO}$                      | lour = lour V.u = 3.2 V L      |                                                                                                                                                                       |      | 60  | 100 | mV    |
|                               | Nominal output voltage         | I <sup>2</sup> C Programmable, 100 mV step                                                                                                                            | 0.8  |     | 3.3 | V     |
| $V_{LDO4}$                    | Default voltage                |                                                                                                                                                                       |      | 0.8 |     | V     |
|                               | DC accuracy                    | V <sub>LDO4</sub> = 0.8 V, I <sub>Load</sub> = 5mA                                                                                                                    | -3   |     | 3   | %     |
| V <sub>NOISE</sub>            | Output noise                   | $f = 10 \text{ Hz to } 10 \text{ kHz}, I_{OUT} = 10 \% \text{ of } I_{MAX}, V_{LDO4} = 0.8 \text{ V}$                                                                 |      | 150 |     | μV    |
| AVOLITANIAL LINE REGULATION   |                                | V <sub>LDO4</sub> +0.3V < V <sub>IN</sub> < 5.5 V,<br>I <sub>OUT(LDO4)</sub> = 10 % of I <sub>OUT_MAX</sub>                                                           | ĸ    |     | 0.5 | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}$ | DC Load regulation             | $V_{IN} = V_{LDO4} + 0.3V \text{ to } 5.5 \text{ V},$<br>$0 \text{ mA} < I_{OUT} < I_{OUT\_MAX}$                                                                      |      | 0.9 |     | %     |
| $\Delta V_{OUT(\Delta VINL)}$ | Transient Line Response        | $V_{LDO4}$ +0.3V < $V_{IN}$ < 5.5 V, $I_{OUT(LDO4)}$ = 10 % of $I_{OUT\_MAX}$ , tr = 10 $\mu$ s                                                                       |      | 0.5 |     | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}$ | Transient Load<br>Response     | $V_{IN} = V_{LDO4} + 0.3V \text{ to } 5.5 \text{ V},$<br>1 mA < $I_{OUT}$ < $I_{OUT\_MAX}$ , tr = 10 µs,<br>$V_{LDO4} = 0.8 \text{ V}, T_{amb} = 25 ^{\circ}\text{C}$ | -4   |     | 4   | %     |
| PSRR                          | Power Supply Rejection ratio   | f = 10 Hz to 10 kHz, I <sub>OUT</sub> = 10 % of I <sub>OUT_MAX</sub>                                                                                                  |      | 60  |     | dB    |
| V <sub>soft_strup</sub>       | Soft-start slew rate           | I <sub>OUT</sub> = 0 mA, 10 % to 90 % of V <sub>LDO4</sub>                                                                                                            |      | 20  |     | mV/μs |
| V <sub>ov_srtup</sub>         | Overshoot at startup           | I <sub>OUT</sub> = 0 mA                                                                                                                                               |      |     | 10  | mV    |
| t <sub>en</sub>               | Enable time                    | EN rising to 90 % of output voltage                                                                                                                                   |      | 100 |     | μs    |
| POK                           | Output Power good              | Percentage of V <sub>LDO4</sub> configuration                                                                                                                         | 75   | 85  | 92  | %     |
| R <sub>DIS</sub>              | Active Discharge<br>Resistance |                                                                                                                                                                       |      | 100 | 150 | Ω     |
| C <sub>OUT</sub>              | Output capacitance             | Minimum nominal capacitance                                                                                                                                           | 1    |     | 2   | μF    |

## Power management IC for i.MX 93x application processor

## 13.10 LDO5

Table 78. LDO5 Unless otherwise specified, VSYS = 3.8 V,  $V_{INBX}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{LDO5}$  = 3.3 V,  $C_{INL1}$  = 4.7  $\mu$ F,  $C_{OUT}$  = 1  $\mu$ F,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol                                       | Parameter                                                                                                          | Conditions                                                                                                                                                            | Min  | Тур | Max | Unit  |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-------|
| V <sub>IN</sub>                              | Input voltage range                                                                                                | INL1 pin                                                                                                                                                              | 2.85 |     | 5.5 | V     |
| I <sub>Shutdown</sub>                        | Shutdown current                                                                                                   | Regulator disabled, V <sub>IN</sub> = 5.0 V                                                                                                                           |      | 0.1 |     | μΑ    |
| IQ                                           | Quiescent current                                                                                                  | Regulator enabled, No load                                                                                                                                            |      | 15  |     | μΑ    |
| I <sub>OUT_MAX</sub>                         | Maximum Output DC<br>Current                                                                                       | V <sub>IN</sub> > 2.8 V, V <sub>LDO5</sub> = 3.3 V                                                                                                                    | 150  |     |     | mA    |
| I <sub>LIMIT</sub>                           | Short Current Limit                                                                                                | Output shorted to GND                                                                                                                                                 | 160  |     | 280 | mA    |
| $V_{DO}$                                     | Dropout Voltage   I <sub>OUT</sub> = I <sub>OUT</sub> MAX, V <sub>IN</sub> = 3.2 V, L5_<br>OUT_L[3:0] = 0xF, 3.3 V |                                                                                                                                                                       |      | 50  | 100 | mV    |
|                                              | Nominal output voltage                                                                                             | I <sup>2</sup> C Programmable, 100 mV step                                                                                                                            | 1.8  |     | 3.3 | V     |
|                                              | D ( )                                                                                                              | SD_VSEL = Low                                                                                                                                                         |      | 3.3 |     | V     |
| $V_{LDO5}$                                   | Default voltage                                                                                                    | SD_VSEL = High                                                                                                                                                        |      | 1.8 |     | V     |
|                                              | DC accuracy                                                                                                        | V <sub>LDO5</sub> = 1.8 V, I <sub>Load</sub> = 5mA                                                                                                                    | -3   |     | 3   | %     |
| V <sub>NOISE</sub>                           | Output noise                                                                                                       | f = 10 Hz to 10 kHz, I <sub>OUT</sub> = 10 % of I <sub>MAX</sub> , V <sub>LDO5</sub> = 3.3 V                                                                          |      | 300 |     | μV    |
| $\Delta V_{OUT(\Delta VINL)}$                | DC Line regulation                                                                                                 | V <sub>LDO5</sub> +0.3V < V <sub>IN</sub> < 5.5 V,<br>I <sub>OUT(LDO5)</sub> = 10 % of I <sub>OUT_MAX</sub>                                                           |      | 0.2 | 0.5 | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}$                | DC Load regulation                                                                                                 | $V_{IN} = V_{LDO5} + 0.3V \text{ to } 5.5 \text{ V},$<br>$0 \text{ mA} < I_{OUT} < I_{OUT\_MAX}$                                                                      |      | 0.3 |     | %     |
| $\Delta V_{OUT(\Delta VINL)}$                | Transient Line Response                                                                                            | V <sub>LDO5</sub> +0.3V < V <sub>IN</sub> < 5.5 V,<br>I <sub>OUT(LDO5)</sub> = 10 % of I <sub>OUT_MAX</sub>                                                           |      | 0.5 |     | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}$                | Transient Load<br>Response                                                                                         | $V_{IN} = V_{LDO5} + 0.3V \text{ to } 5.5 \text{ V},$<br>1 mA < $I_{OUT}$ < $I_{OUT\_MAX}$ , tr = 10 µs,<br>$V_{LDO5} = 3.3 \text{ V}, T_{amb} = 25 ^{\circ}\text{C}$ | -3   |     | 3   | %     |
| PSRR                                         | Power Supply Rejection ratio                                                                                       | f = 10 Hz to 10 kHz, I <sub>OUT</sub> = 10 % of I <sub>OUT_MAX</sub>                                                                                                  |      | 50  |     | dB    |
| V <sub>soft_strup</sub>                      | Soft-start slew rate                                                                                               | I <sub>OUT</sub> = 0 mA, 10 % to 90 % of V <sub>LDO5</sub>                                                                                                            |      | 15  |     | mV/μs |
| V <sub>ov_srtup</sub>                        | Overshoot at startup                                                                                               | I <sub>OUT</sub> = 0 mA                                                                                                                                               |      |     | 10  | mV    |
| t <sub>en</sub>                              | Enable time                                                                                                        | EN rising to 90 % of output voltage                                                                                                                                   |      | 200 |     | μs    |
| POK                                          | Output Power good                                                                                                  | Percentage of V <sub>LDO5</sub> configuration                                                                                                                         | 75   | 85  | 92  | %     |
| R <sub>DIS</sub> Active Discharge Resistance |                                                                                                                    |                                                                                                                                                                       |      | 100 | 150 | Ω     |
| C <sub>OUT</sub>                             | Output capacitance                                                                                                 | Minimum nominal capacitance                                                                                                                                           | 1    |     | 2   | μF    |

Power management IC for i.MX 93x application processor

#### 13.11 Load SW

#### Table 79. Load SW

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{SWIN}$  = 3.8 V,  $C_{SWIN}$  =  $C_{SWOUT}$  = 1  $\mu$ F,  $T_{amb}$  = -40 °C  $\sim$  +105 °C

| Symbol            | Parameter                       | Conditions                                                                               | Min | Тур | Max | Unit |
|-------------------|---------------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>SWIN</sub> | Input voltage range             | SWIN                                                                                     | 2.8 |     | 5.5 | V    |
| IQ                | Quiescent current               | Switch enabled, No load, V <sub>SWIN</sub> = 3.3 V                                       |     | 5   | 8   | μА   |
| I <sub>SHDN</sub> | Shut down current               | SWEN = 0 V, V <sub>SWIN</sub> = 3.3 V                                                    |     | 1   | 2.5 | μA   |
| I <sub>OC</sub>   | OverCurrent Threshold           |                                                                                          | 450 | 800 |     | mA   |
| I <sub>SC</sub>   | Short circuit current threshold |                                                                                          |     | 2   |     | А    |
| R <sub>DSON</sub> | Switch ON resistance            | V <sub>SWIN</sub> = 3.3 V, I <sub>LOAD</sub> = 200 mA, including bonding wire resistance |     | 150 | 210 | mΩ   |
| t <sub>en</sub>   | Enable time                     | Time to SWOUT 10 % from EN pin high, $V_{\rm SWIN}$ = 3.3 V                              |     | 90  | 120 | us   |
| t <sub>ON</sub>   | Output rise time                | CL = 10uF, V <sub>SWIN</sub> = 3.3 V, SWOUT<br>10 % to 90 %                              |     | 200 | 500 | us   |
| R <sub>DIS</sub>  | Active Discharge<br>Resistance  | SWEN = 0 V                                                                               |     | 80  | 120 | Ω    |

#### 13.12 32 kHz internal oscillator

#### Table 80. 32 kHz internal oscillator

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol               | Parameter                     | Conditions                                        | Min | Тур    | Max | Unit |
|----------------------|-------------------------------|---------------------------------------------------|-----|--------|-----|------|
| f <sub>OSC_32K</sub> | Clock frequency               | Internal Oscillator                               | 29  | 32.77  | 36  | kHz  |
| f <sub>CLK</sub>     | Clock frequency               | External 32.768 kHz crystal oscillator            |     | 32.768 |     | kHz  |
| t <sub>RTCSTB</sub>  | Oscillator stabilization time |                                                   |     | 1000   |     | ms   |
| Duty                 | Output Duty cycle             |                                                   | 30  | 50     | 70  | %    |
| V <sub>OL</sub>      | Output Low level              | I <sub>OL</sub> = 1 mA                            |     |        | 0.4 | V    |
| V <sub>OH</sub>      | Output High level             | V <sub>LDO1</sub> = 1.8 V, I <sub>OL</sub> = 1 mA | 1.6 |        |     | V    |

# 13.13 I<sup>2</sup>C interface and logic I/O

## Table 81. I<sup>2</sup>C interface and logic I/O

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol           | Parameter                         | Conditions                     | Min | Тур | Max | Unit |
|------------------|-----------------------------------|--------------------------------|-----|-----|-----|------|
| SCL, SDA         |                                   |                                |     |     |     |      |
| f <sub>I2C</sub> | I <sup>2</sup> C c lock frequency |                                | -   | -   | 1   | MHz  |
| V <sub>IH</sub>  | High-level Input voltage          | SCL, SDA; VSYS= 3.0 V to 5.5 V | 1.2 | -   | -   | V    |

PCA9451A

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 93x application processor

Table 81. I<sup>2</sup>C interface and logic I/O...continued Unless otherwise specified, VSYS = 3.8 V,  $V_{INBX}$  = 3.8 V,  $V_{INL1}$  = 3.8,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol              | Parameter                                                     | Conditions                                                            | Min  | Тур | Max  | Unit |
|---------------------|---------------------------------------------------------------|-----------------------------------------------------------------------|------|-----|------|------|
| V <sub>IL</sub>     | Low-level Input voltage                                       | SCL, SDA; VSYS= 3.0 V to 5.5 V                                        | -    | -   | 0.4  | V    |
| V <sub>hys</sub>    | Hysteresis of Schmitt trigger inputs                          |                                                                       | 0.01 | -   | -    | V    |
| V <sub>OL</sub>     | Low-level output voltage                                      | SDA, Iload = 20 mA, VSYS = 3.0 V to 5.5 V                             | 0    | -   | 0.4  | V    |
| t <sub>HD,STA</sub> | Hold time (repeated)<br>START condition                       | Fast mode plus; After this period, the first clock pulse is generated | 0.26 | -   | -    | μs   |
| t <sub>LOW</sub>    | LOW period of I <sup>2</sup> C clock                          | Fast mode plus                                                        | 0.5  | -   | -    | μs   |
| t <sub>HIGH</sub>   | HIGH period of I <sup>2</sup> C clock                         | Fast mode plus                                                        | 0.26 | -   | -    | μs   |
| t <sub>SU,STA</sub> | Setup time (repeated)<br>START condition                      | Fast mode plus                                                        | 0.26 | -   | -    | μs   |
| t <sub>HD,DAT</sub> | Data Hold time                                                | Fast mode plus                                                        | 0    | -   | -    | μs   |
| t <sub>SU,DAT</sub> | Data Setup time                                               | Fast mode plus                                                        | 50   | -   | -    | ns   |
| t <sub>r</sub>      | Rise time of I2C_SCL<br>and<br>I2C_SDA signals                | Fast mode plus                                                        | -    | -   | 120  | ns   |
| t <sub>f</sub>      | Fall time of I2C_SCL and I2C_SDA signals                      | Fast mode plus                                                        | -    | -   | 120  | ns   |
| t <sub>SU,STO</sub> | Setup time for STOP condition                                 | Fast mode plus                                                        | 0.26 | -   | -    | μs   |
| t <sub>BUF</sub>    | Bus free time between<br>STOP and START<br>condition          | Fast mode plus                                                        | 0.5  | -   | -    | μs   |
| t <sub>VD,DAT</sub> | Data valid time                                               | Fast mode plus                                                        |      | -   | 0.45 | μs   |
| t <sub>VD,ACK</sub> | Data valid acknowledge time                                   | Fast mode plus                                                        |      | -   | 0.45 | μs   |
| t <sub>SP</sub>     | Pulse width of spikes that must be suppressed by input filter |                                                                       | 0    | -   | 50   | ns   |

Power management IC for i.MX 93x application processor

# 14 Package outline



## Power management IC for i.MX 93x application processor



Power management IC for i.MX 93x application processor

# 15 Soldering



PCA9451A

## Power management IC for i.MX 93x application processor



Figure 25. Reflow soldering footprint for HVQFN56 (SOT949-6); I/O pads and solderable area

## Power management IC for i.MX 93x application processor



PCA9451A

## Power management IC for i.MX 93x application processor

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

3. PIN 1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY.

4. COPLANARITY APPLIES TO LEADS AND DIE ATTACH FLAG.

5. MIN. METAL GAP SHOULD BE 0.15 MM.

© NXP B.V. ALL RIGHTS RESERVED

DATE: 01 MAR 2019

MECHANICAL OUTLINE STANDARD: DRAWING NUMBER: REVISION:
PRINT VERSION NOT TO SCALE NON JEDEC 98ASA01369D A

Figure 27. Reflow soldering footprint for HVQFN56 (SOT949-6); note

Power management IC for i.MX 93x application processor

# 16 Revision history

## Table 82. Revision history

| Document ID    | Release date                                                                                                                                                                                    | Data sheet status                                                 | Change notice                                                                                            | Supersedes                     |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------|
| PCA9451A v.2.0 | 20230417                                                                                                                                                                                        | Product data sheet                                                | -                                                                                                        | PCA9451A v.1.0                 |
| Modifications: | <ul> <li>Updated Figure 1</li> <li>Table 6: Updated</li> <li>Table 18: Update</li> <li>Table 26: Update to 1b</li> <li>Removed BUCK</li> <li>Bx_ENMODE 11I</li> <li>Table 68: Update</li> </ul> | t <sub>OFF_DEB</sub> value from 120<br>d reset value for 0x07 fro | ) μs to 2 ms<br>om 0x4C to 0x6C<br>updated highlighted<br>added <u>Table 43</u><br>on" to "reserved" thr | I field in description from 0b |
| PCA9451A v.1.0 | 20221205                                                                                                                                                                                        | Product data sheet                                                | -                                                                                                        | -                              |

Power management IC for i.MX 93x application processor

## 17 Legal information

#### 17.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### 17.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PCA9451A

All information provided in this document is subject to legal disclaimers.

#### Power management IC for i.MX 93x application processor

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

# Power management IC for i.MX 93x application processor

# **Tables**

| Tab. 1.  | Ordering information               | 2   | Tab. 44.  | BUCK2 Output voltage table         | 36  |
|----------|------------------------------------|-----|-----------|------------------------------------|-----|
| Tab. 2.  | Ordering options                   |     | Tab. 45.  | 0x19 BUCK4CTRL                     |     |
| Tab. 3.  | Pin description                    |     | Tab. 46.  | 0x1A BUCK4OUT                      |     |
| Tab. 4.  | SNVS mode                          | 9   | Tab. 47.  | 0x1B BUCK5CTRL                     | 37  |
| Tab. 5.  | Power up sequence                  |     | Tab. 48.  | 0x1C BUCK5OUT                      | 38  |
| Tab. 6.  | PWRUP mode                         |     | Tab. 49.  | 0x1D BUCK6OUT                      |     |
| Tab. 7.  | Power modes summary                |     | Tab. 50.  | 0x1E BUCK6CTRL                     |     |
| Tab. 8.  | tFLT THSD                          |     | Tab. 51.  | BUCK4, BUCK5, BUCK6 Output voltage |     |
| Tab. 9.  | tFLT_SD_WAIT                       |     |           | table                              | 39  |
| Tab. 10. | 0x08 - RESET CTRL                  |     | Tab. 52.  | 0x20 LDO_AD_CTRL                   |     |
| Tab. 11. | 0x06 - SW_RST                      |     | Tab. 53.  | 0x21 LDO1CTRL                      |     |
| Tab. 12. | trestart                           |     | Tab. 54.  | 0x24 LDO4CTRL                      |     |
| Tab. 13. | tRESET                             |     | Tab. 55.  | LDO4 output voltage                |     |
| Tab. 14. | PCA9451A Regulator control summary |     | Tab. 56.  | 0x25 LDO5CTRL_L                    | 41  |
| Tab. 15. | PCA9451A buck summary              |     | Tab. 57.  | LDO5 output voltage when SD_VSEL = |     |
| Tab. 16. | LDO summary                        |     |           | Low                                | 42  |
| Tab. 17. | I2C target address                 |     | Tab. 58.  | 0x26 LDO5CTRL H                    |     |
| Tab. 18. | Register map                       |     | Tab. 59.  | LDO5 output voltage when SD_VSEL = |     |
| Tab. 19. | 0x00 Device ID                     |     |           | HIGH                               | 42  |
| Tab. 20. | 0x01 INT1                          |     | Tab. 60.  | 0x2A LOADSW CRTL                   |     |
| Tab. 21. | 0x02 INT1_MSK                      |     | Tab. 61.  | 0x2B VRFLT1 STS                    |     |
| Tab. 22. | 0x03 STATUS1                       |     | Tab. 62.  | 0x2C VRFLT2 STS                    |     |
| Tab. 23. | 0x04 STATUS2                       |     | Tab. 63.  | 0x2D VRFLT1_MASK                   |     |
| Tab. 24. | 0x05 PWRON STAT                    |     | Tab. 64.  | 0x2E VRFLT2_MASK                   |     |
| Tab. 25. | 0x06 SW_RST                        |     | Tab. 65.  | Tested inductor list               | 47  |
| Tab. 26. | 0x07 PWR_CTRL                      |     | Tab. 66.  | Limiting values (Absolute Maximum  |     |
| Tab. 27. | 0x08 RESET CTRL                    |     |           | Ratings)                           | 50  |
| Tab. 28. | 0x09 CONFIG1                       |     | Tab. 67.  | Recommended operating conditions   |     |
| Tab. 29. | 0x0A CONFIG2                       | 29  | Tab. 68.  | Thermal characteristics            |     |
| Tab. 30. | 0x0C BUCK123_DVS                   | 30  | Tab. 69.  | Top level parameter                | 51  |
| Tab. 31. | 0x0D BUCK1OUT_LIMIT                | 30  | Tab. 70.  | I2C level translator               | 53  |
| Tab. 32. | 0x0E BUCK2OUT_LIMIT                | 30  | Tab. 71.  | Dual-phase BUCK1/BUCK3             | 54  |
| Tab. 33. | 0x0F BUCK3OUT_LIMIT                | 31  | Tab. 72.  | BUCK2                              |     |
| Tab. 34. | 0x10 BUCK1CTRL                     | 31  | Tab. 73.  | BUCK4                              | 56  |
| Tab. 35. | 0x11 BUCK1OUT_DVS0                 | 32  | Tab. 74.  | BUCK5                              |     |
| Tab. 36. | 0x12 BUCK1OUT_DVS1                 |     | Tab. 75.  | BUCK6                              | 58  |
| Tab. 37. | 0x13 BUCK2CTRL                     | 32  | Tab. 76.  | LDO1                               | 59  |
| Tab. 38. | 0x14 BUCK2OUT_DVS0                 | 33  | Tab. 77.  | LDO4                               | 60  |
| Tab. 39. | 0x15 BUCK2OUT_DVS1                 | 33  | Tab. 78.  | LDO5                               | 61  |
| Tab. 40. | 0x16 BUCK3CTRL                     | 33  | Tab. 79.  | Load SW                            | 62  |
| Tab. 41. | 0x17 BUCK3OUT_DVS0                 |     | Tab. 80.  | 32 kHz internal oscillator         |     |
| Tab. 42. | 0x18 BUCK3OUT_DVS1                 | 34  | Tab. 81.  | I2C interface and logic I/O        | 62  |
| Tab. 43. | BUCK1, BUCK3 Output voltage table  |     | Tab. 82.  | Revision history                   | 70  |
| Figur    | es                                 |     |           |                                    |     |
| Fig. 1.  | Block diagram                      | 3   | Fig. 9.   | PCA9451A fault event               | 13  |
| Fig. 2.  | PCA9451A pin map – top view        |     | Fig. 10.  | PCA9451A FAULT_SD from VR Fault    |     |
| Fig. 3.  | Functional internal block diagram  |     | 1 ig. 10. | except LDO1 in RUN/STANDBY         | 1./ |
| Fig. 4.  | Power states diagram               |     | Fig. 11.  | PCA9451A Cold reset                |     |
| Fig. 5.  | SNVS mode ON/OFF sequence          |     | Fig. 11.  | Warm reset                         |     |
| Fig. 6.  | Power ON/OFF sequence              |     | Fig. 13.  | DVS functional diagram             |     |
| Fig. 7.  | PCA9451A mode transition           |     | Fig. 13.  | DVS timing                         |     |
| Fig. 7.  | PCA9451A FAULT_SD from thermal     | 1 1 | Fig. 14.  | BUCK1 and BUCK3 configuration      |     |
| ı ıy. u. | shutdown                           | 12  | 1 ig. 10. | DOGNI and DOGNO configuration      | 18  |
|          |                                    |     |           |                                    |     |

# Power management IC for i.MX 93x application processor

| Fig. | 16. | 32 kHz Crystal oscillator driver block    |    | Fig. 23. | Package outline HVQFN56 (SOT949-6)       |    |
|------|-----|-------------------------------------------|----|----------|------------------------------------------|----|
|      |     | diagram                                   | 20 |          | detail                                   | 65 |
| Fig. | 17. | Load switch internal block diagram        | 20 | Fig. 24. | Reflow soldering footprint for HVQFN56   |    |
| Fig. | 18. | Architecture of I2C level translator (one |    |          | (SOT949-6); solder mask opening pattern  | 66 |
|      |     | channel)                                  | 21 | Fig. 25. | Reflow soldering footprint for HVQFN56   |    |
| Fig. | 19. | Interrupt diagram                         | 22 |          | (SOT949-6); I/O pads and solderable area | 67 |
| Fig. | 20. | Application schematic                     | 46 | Fig. 26. | Reflow soldering footprint for HVQFN56   |    |
| Fig. | 21. | PCA9451A layout                           | 49 |          | (SOT949-6); solder paste stencil         | 68 |
| Fig. | 22. | Package outline HVQFN56 (SOT949-6)        | 64 | Fig. 27. | Reflow soldering footprint for HVQFN56   |    |
| _    |     |                                           |    | _        | (SOT949-6); note                         | 69 |

# Power management IC for i.MX 93x application processor

# **Contents**

| 1               | General description                  |    | 8.2.20 | 0x14 BUCK2OUT_DVS0                     |     |
|-----------------|--------------------------------------|----|--------|----------------------------------------|-----|
| 2               | Features and benefits                |    | 8.2.21 | 0x15 BUCK2OUT_DVS1                     |     |
| 3               | Applications                         |    | 8.2.22 | 0x16 BUCK3CTRL                         |     |
| 4               | Ordering information                 |    | 8.2.23 | 0x17 BUCK3OUT_DVS0                     |     |
| 4.1             | Ordering options                     |    | 8.2.24 | 0x18 BUCK3OUT_DVS1                     |     |
| 5               | Block diagram                        |    | 8.2.25 | 0x19 BUCK4CTRL                         |     |
| 6               | Pinning information                  |    | 8.2.26 | 0x1A BUCK4OUT                          |     |
| 6.1             | Pinning                              |    | 8.2.27 | 0x1B BUCK5CTRL                         |     |
| 6.2             | Pin description                      |    | 8.2.28 | 0x1C BUCK5OUT                          |     |
| 7               | Functional description               | 6  | 8.2.29 | 0x1D BUCK6CTRL                         |     |
| 7.1             | Features                             | 6  | 8.2.30 | 0x1E BUCK6OUT                          | 39  |
| 7.2             | Functional diagram                   | 7  | 8.2.31 | 0x20 LDO AD CTRL                       | 40  |
| 7.3             | Power modes                          | 7  | 8.2.32 | 0x21 LDO1CTRL                          | 40  |
| 7.3.1           | Off mode                             | 8  | 8.2.33 | 0x24 LDO4CTRL                          |     |
| 7.3.2           | READY mode                           |    | 8.2.34 | 0x25 LDO5CTRL_L                        | 41  |
| 7.3.3           | SNVS mode                            | 8  | 8.2.35 | 0x26 LDO5CTRL H                        |     |
| 7.3.4           | PWRUP mode                           |    | 8.2.36 | 0x2A LOADSW CTRL                       |     |
| 7.3.5           | PWRDN mode                           |    | 8.2.37 | 0x2B VRFLT1_STS                        |     |
| 7.3.6           | RUN mode                             |    | 8.2.38 | 0x2C VRFLT2_STS                        |     |
| 7.3.7           | STANDBY mode                         |    | 8.2.39 | 0x2D VRFLT1_MASK                       |     |
| 7.3.8           | FAULT SD                             |    | 8.2.40 | 0x2E VRFLT2 MASK                       |     |
| 7.4             | PMIC reset                           |    | 9      | Application design-in information      |     |
| 7. <del>5</del> | Regulator control in each power mode |    | 9.1    | Reference schematic                    | 15  |
| 7.6             | Regulator summary                    |    | 9.2    | Typical application                    |     |
| 7.6.1           |                                      |    | 9.2.1  | Detailed design procedure              |     |
|                 | Buck regulator                       |    | 9.2.1  |                                        |     |
| 7.6.1.1         | Dynamic voltage scaling              |    |        | Inductor selection for buck converters | 47  |
| 7.6.1.2         | 1 3                                  | 18 | 9.2.3  | Output capacitor selection for buck    | 47  |
| 7.6.1.3         | BUCK1 and BUCK3 dual-phase           | 40 | 004    | converters                             | 47  |
| <del>-</del>    | configuration                        |    | 9.2.4  | Input capacitor selection for buck     | 4.0 |
| 7.6.2           | LDO and load switch                  |    |        | converters                             |     |
| 7.7             | 32 kHz crystal oscillator driver     |    | 9.3    | Layout guide                           |     |
| 7.8             | Load switch                          |    | 10     | Limiting values                        |     |
| 7.9             | I2C level translator                 |    | 11     | Recommended operating conditions       |     |
| 7.10            | Interrupt management                 |    | 12     | Thermal characteristics                |     |
| 8               | Software interface                   |    | 13     | Electrical Characteristics             |     |
| 8.1             | Register map                         |    | 13.1   | Top level parameter                    | 51  |
| 8.2             | Register details                     |    | 13.2   | I2C level translator                   |     |
| 8.2.1           | 0x00 Device_ID                       | 24 | 13.3   | Dual-phase BUCK1/BUCK3                 |     |
| 8.2.2           | 0x01 INT1                            | 24 | 13.4   | BUCK2                                  | 55  |
| 8.2.3           | 0x02 INT1_MSK                        |    | 13.5   | BUCK4                                  |     |
| 8.2.4           | 0x03 STATUS1                         | 25 | 13.6   | BUCK5                                  | 57  |
| 8.2.5           | 0x04 STATUS2                         | 26 | 13.7   | BUCK6                                  | 58  |
| 8.2.6           | 0x05 PWRON_STAT                      | 27 | 13.8   | LDO1                                   | 59  |
| 8.2.7           | 0x06 SW_RST                          |    | 13.9   | LDO4                                   | 60  |
| 8.2.8           | 0x07 PWR_CTRL                        |    | 13.10  | LDO5                                   | 61  |
| 8.2.9           | 0x08 RESET CTRL                      |    | 13.11  | Load SW                                |     |
| 8.2.10          | 0x09 CONFIG1                         |    | 13.12  | 32 kHz internal oscillator             |     |
| 8.2.11          | 0x0A CONFIG2                         |    | 13.13  | I2C interface and logic I/O            |     |
| 8.2.12          | 0x0C BUCK123 DVS                     |    | 14     | Package outline                        |     |
| 8.2.13          | 0x0D BUCK1OUT LIMIT                  |    | 15     | Soldering                              |     |
| 8.2.14          | 0x0E BUCK2OUT LIMIT                  |    | 16     | Revision history                       |     |
| 8.2.15          | 0x0F BUCK3OUT LIMIT                  |    | 17     | Legal information                      |     |
| 8.2.16          | 0x10 BUCK1CTRL                       |    | ••     | -09a: IIIOIIIauoii                     | / 1 |
| 8.2.17          | 0x11 BUCK1OUT DVS0                   |    |        |                                        |     |
| 8.2.18          |                                      |    |        |                                        |     |
| 8.2.19          | 0x12 BUCK1OUT_DVS1<br>0x13 BUCK2CTRL |    |        |                                        |     |
| 0.2.19          | UA 13 BOOKZOTKL                      | 32 |        |                                        |     |

Power management IC for i.MX 93x application processor

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.